![ARTERY AT32WB415 Series Reference Manual Download Page 5](http://html1.mh-extra.com/html/artery/at32wb415-series/at32wb415-series_reference-manual_2977599005.webp)
AT32WB415
Series Reference Manual
2022.04.13
Page 5
Ver 2.00
Introduction ................................................................................. 80
Functional overview ..................................................................... 80
GPIO structure ............................................................................ 80
GPIO reset status ........................................................................ 80
General-purpose input configuration ............................................. 81
Analog input/output configuration ................................................. 81
General-purpose output configuration ........................................... 81
GPIO port protection ................................................................... 81
GPIO registers ............................................................................. 81
GPIO configuration register low (GPIOx_CFGLR) (x=A…F) ............ 82
GPIO configuration register high (GPIOx_CFGHR) (x=A…F) .......... 82
GPIO input register (GPIOx_IDT) (x=A…F) ................................... 82
GPIO output register (GPIOx_ODT) (x= A…F) ............................... 83
GPIO set/clear register (GPIOx_SCR) (x=A…F) ............................ 83
GPIO bit clear register (GPIOx_CLR) (x=A…F) ............................. 83
GPIO write protection register (GPIOx_WPR) (x=A…F) ................. 83
Multiplexed function I/Os (IOMUX) ................................................ 84
Introduction ................................................................................. 84
Functional overview ..................................................................... 84
IOMUX structure ......................................................................... 84
MUX Input configuration .............................................................. 85
MUX output or bidirectional MUX configuration ............................. 85
Peripheral MUX function configuration .......................................... 85
IOMUX map priority ..................................................................... 85
Hardware preemption .............................................................. 86
Debug port priority .................................................................. 86
Other peripheral output priority ................................................ 86
External interrupt/wake -up lines ................................................... 86
IOMUX registers .......................................................................... 87
Event output control register (IOMUX_EVTOUT) ........................... 87
IOMUX remap register (IOMUX_REMAP) ...................................... 88
IOMUX external interrupt configuration register1 (IOMUX_EXINTC1) 89
IOMUX external interrupt configuration register2 (IOMUX_EXINTC2) 90
IOMUX external interrupt configuration register3 (IOMUX_EXINTC3) 91