AT32WB415
Series Reference Manual
2022.04.13
Page 57
Ver 2.00
Bit 0
IOMUXEN
0x0
rw
IOMUX clock enable
0: Disabled
1: Enabled
4.3.8
APB1 peripheral clock enable register (CRM_AHB1EN)
Access: 0 wait state, accessible by words, half-words and bytes.
No-wait states in most cases. However, when accessing to peripherals on APB1, wait-states are inserted
until the end of peripheral access on the APB1 bus.
Bit
Name
Reset value
Type
Description
Bit 31: 29 Reserved
0x0
resd
Kept at its default value.
Bit 28
PWCEN
0x0
rw
PWC clock enable
0: Disabled
1: Enabled
Bit 27
Reserved
0x0
resd
Kept at its default value.
Bit 26
Reserved
0x0
resd
Kept at its default value.
Bit 25
CAN1EN
0x0
rw
CANS1 clock enable
0: Disabled
1: Enabled
Bit 24: 23 Reserved
0x0
resd
Kept at its default value.
Bit 22
Reserved
0x0
resd
Kept at its default value.
Bit 21
I2C1EN
0
rw
I2C1 clock enable
0: Disabled
1: Enabled
Bit 20
USART5EN
0x0
rw
USART5 clock enable
0: Disabled
1: Enabled
Bit 19
Reserved
0x0
resd
Kept at its default value.
Bit 18
USART3EN
0x0
rw
USART3 clock enable
0: Disabled
1: Enabled
Bit 17
USART2EN
0x0
rw
USART2 clock enable
0: Disabled
1: Enabled
Bit 16: 15 Reserved
0x0
resd
Kept at its default value.
Bit 14
SPI2EN
0x0
rw
SPI2 clock enable
0: Disabled
1: Enabled
Bit 13: 12 Reserved
0x0
resd
Kept at its default value.
Bit 11
WWDTEN
0
rw
WWDT clock enable
0: Disabled
1: Enabled
Bit 10
Reserved
0x0
resd
Kept at its default value.
Bit 9
CMPEN
0x0
rw
CMP clock enable
0: Disabled
1: Enabled
Bit 8: 4
Reserved
0x0
resd
Kept at its default value.
Bit 3
TMR5EN
0x0
rw
TMR5 clock enable
0: Disabled
1: Enabled
Bit 2
TMR4EN
0x0
rw
TMR4 clock enable
0: Disabled
1: Enabled
Bit 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
TMR2EN
0x0
rw
TMR2 clock enable
0: Disabled
1: Enabled