AT32WB415
Series Reference Manual
2022.04.13
Page 55
Ver 2.00
4.3.5
APB1 peripheral reset register1 (CRM_APB1RST)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 29 Reserved
0x0
resd
Kept at its default value.
Bit 28
PWCRST
0x0
rw
PWC reset
0: Does not reset PWC
1: Reset PWC
Bit 27: 26 Reserved
0x0
resd
Kept at its default value.
Bit 25
CAN1RST
0x0
rw
CAN1 reset
0: Does not reset CAN1
1: Reset CAN1
Bit 24: 23 Reserved
0x0
resd
Kept at its default value.
Bit 22
Reserved
0x0
resd
Kept at its default value.
Bit 21
I2C1RST
0x0
rw
I2C1 reset
0: Does not reset I2C1
1: Reset I2C1
Bit 20
USART5RST
0x0
rw
USART5 reset
0: Does not reset USART5
1: Reset USART5
Bit 19
Reserved
0x0
resd
Kept at its default value.
Bit 18
USART3RST
0x0
rw
USART3 reset
0: Does not reset USART3
1: Reset USART3
Bit 17
USART2RST
0x0
rw
USART2 reset
0: Does not reset USART2
1: Reset USART2
Bit 16: 15 Reserved
0x0
resd
Kept at its default value.
Bit 14
SPI2RST
0x0
rw
SPI2 reset
0: Does not reset SPI2
1: Reset SPI2
Bit 13:12
Reserved
0x0
resd
Kept at its default value.
Bit 11
WWDTRST
0x0
rw
WWDT reset
0: Does not reset WWDT
1: Reset WWDT
Bit 10
Reserved
0x0
resd
Kept at its default value.
Bit 9
CMPRST
0x0
rw
CMP reset
0: Does not reset CMP
1: Reset CMP
Bit 8:4
Reserved
0x0
resd
Kept at its default value.
Bit 3
TMR5RST
0x0
rw
TMR5 reset
0: Does not reset TMR5
1: Reset TMR5
Bit 2
TMR5RST
0x0
rw
TMR5 reset
0: Does not reset TMR5
1: Reset TMR5
Bit 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
TMR2RST
0x0
rw
TMR2 reset
0: Does not reset TMR2
1: Reset TMR2
4.3.6
APB peripheral clock enable register (CRM_AHBEN)
Access: by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 13 Reserved
0x00000
resd
Kept at its default value.
Bit 12
OTGFS1EN
0x0
rw
OTGFS1 clock enable
0: Disabled
1: Enabled
Bit 11
Reserved
0x0
resd
Kept at its default value.
Bit 10
Reserved
0x0
resd
Kept at its default value.
Bit 9:7
Reserved
0x0
resd
Kept at its default value.