AT32WB415
Series Reference Manual
2022.04.13
Page 96
Ver 2.00
7.3.13 IOMUX remap register8 (IOMUX_REMAP8)
Bit
Register
Reset value
Type
Description
Bit 31: 8
Reserved
0x0
resd
Keep at its default value.
Bit 7: 6
Reserved
0x0
resd
Keep at its default value.
Bit 5: 4
TMR2_CH4_
CMP_GMUX
0x0
rw
TMR2 channel 4 internal mapping
00, 01: TMR3_GMUX IO signal is connected to TMR2
channel 4
10: CMP output signal is connected to TMR2 channel 4
11: Either CMP output signal or TMR2_GMUX IO signal is
connected to TMR2 channel 4
Bit 3: 2
TMR1_CH1_
CMP_GMUX
0x0
rw
TMR1 channel 1 internal mapping
00, 01: TMR1_GMUX IO signal is connected to TMR1
channel 1
10: CMP output signal is connected to TMR1 channel 1
11: Either CMP output signal or TMR1_GMUX IO signal is
connected to TMR1 channel 1
Bit 1: 0
TMR1_BK1_
CMP_GMUX
0x0
rw
TMR1 break channel 1 internal mapping
00, 01: TMR1_GMUX IO signal is connected to TMR1
break channel 1
10: CMP output signal is connected to TMR1 break
channel 1
11: Either CMP output signal or TMR1_GMUX IO signal is
connected to TMR1 break channel 1