AT32WB415
Series Reference Manual
2022.04.13
Page 88
Ver 2.00
7.3.2
IOMUX remap register (IOMUX_REMAP)
Bit
Register
Reset value
Type
Description
Bit 31
Reserved
0x0
resd
Kept at its default value.
Bit 30: 27 Reserved
0x0
resd
Kept at its default value..
Bit 26: 24 SWJTAG_MUX
0x0
rw
SWD JTAG mutiplexing
These bits are used to configure SWJTGA-related I/Os as
GPIOs.
000: Supports SWD and JTAG. All SWJTAG pins cannot
be used as GPIOs.
001: Supports SWD and JTAG. NJTRST is disabled. PB4
can be used as GPIO.
010: Supports SWD but JTAG is disabled. PA15/PB3/PB4
can be used as GPIOs.
100: SWD and JTAG are disabled. All SWJTAG pins can
be used as GPIOs.
Others: No effect.
Bit 23: 19 Reserved
0x0
resd
Kept at its default value.
Bit 18
ADC1_ETO_MUX
0x0
rw
ADC1 external trigger regular conversion mutiplexing
Select external trigger input for ADC1 ordinary
conversion.
0: ADC1 external trigger ordinary conversion is
connected to EXINT11.
1: ADC1 external trigger ordinary conversion
TMR8_TRGO.
Bit 17
ADC1_ETP_MUX
0x0
rw
ADC1 external trigger preempted conversion multiplexing
This bit is used to select external trigger input for
ADC1 preempted conversion.
1: ADC1 external trigger preempted conversion is
connected to TMR1 channel 4.
Bit 16
TMR5CH4_MUX
0x0
rw
TMR5 channel4 multiplexing
Select internal map for TMR5 channel 4.
0: TMR5_CH4 is connected to PA3.
1: TMR5_CH4 is connected to LICK. LICK can be
calibrated.
Bit 15
Reserved
0x0
resd
Kept at its default value.
Bit 14: 13 CAN_MUX
0x0
rw
CAN IO multiplexing
Select IO multiplexing for CAN_TX and CAN_RX.
00: RX/PA11, TX/PA12
01: Unused
10: RX/ PB8, TX/ PB9
11: Unused
Bit 12
Reserved
0x0
resd
Kept at its default value.
Bit 11: 10 Reserved
0x0
resd
Kept at its default value.
Bit 9: 8
TMR2_MUX
0x0
rw
TMR2 IO multiplexing
Select IO multiplexing for TMR2.
00: CH1/EXT/PA0, CH2/PA1, CH3/PA2 and CH4/PA3
01: CH1/EXT/PA15, CH2/PB3, CH3/PA2 and CH4/PA3
10: CH1/EXT/PA0, CH2/PA1, CH3/PB10 and CH4/PB11
11: CH1/EXT/PA15, CH2/PB3, CH3/PB10 and CH4/PB11
Bit 7: 6
TMR1_MUX
0x0
rw
TMR1 IO multiplexing
Select IO multiplexing for TMR1.
00: EXT/PA12, CH1/PA8, CH2/PA9 and CH3/PA10
CH4/PA11, BRK/PB12, CH1C/PB13, CH2C/PB14,
CH3C/PB15