![ARTERY AT32WB415 Series Reference Manual Download Page 61](http://html1.mh-extra.com/html/artery/at32wb415-series/at32wb415-series_reference-manual_2977599061.webp)
AT32WB415
Series Reference Manual
2022.04.13
Page 61
Ver 2.00
recommended to enable the auto step-by-step system clock
switch if the operational target is larger than 108 MHz,.
Once it is enabled, the AHB bus is halted by hardware till
the completion of the switch. During this switch period, the
DMA remain working, and the interrupt events are recorded
and then handled by NVIC when the AHB bus resumes.
00: Disabled
01: Reserved
10: Reserved
11: Enabled. When AHBDIV or SCLKSEL is modified, the
auto step-by-step
Bit 3: 0
Reserved
0x0
resd
Kept at its default value.