![ARTERY AT32WB415 Series Reference Manual Download Page 52](http://html1.mh-extra.com/html/artery/at32wb415-series/at32wb415-series_reference-manual_2977599052.webp)
AT32WB415
Series Reference Manual
2022.04.13
Page 52
Ver 2.00
010010: PLL x 19 010011: PLL x 20
……
111110: PLL x 63 111111: PLL x 64
Note: The PLLRANGE bit must be programmed based on
the PLL multiplication value.
Bit 17
PLLHEXTDIV
0x0
rw
HEXT division selection for PLL entry clock
)
0: No division
1: HEXT/2
Bit 16
PLLRCS
0x0
rw
PLL reference clock select
0: HICK-divided clock (4MHz)
1: HEXT clock
Bit 28
Bit 15: 14
ADCDIV
0x0
rw
ADC division
The PCLK that is divided by the following factors serves
the ADC.
000: PCLK/2
001: PCLK/4
010: PCLK/6
011: PCLK/8
100: PCLK/2
101: PCLK/12
110: PCLK/8
111: PCLK/16
Bit 13: 11
APB2DIV
0x0
rw
APB2 division
The divided HCLK is used as APB2 clock.
0xx: not divided
100: divided by 2
101: divided by 4
110: divided by 8
111: divided by 16
Note: The software must set these bits correctly to ensure
that the APB2 clock frequency does not exceed 75 MHz.
Bit 10: 8
APB1DIV
0x0
rw
APB1 division
The divided HCLK is used as APB1 clock.
0xx: not divided
100: divided by 2
101: divided by 4
110: divided by 8
111: divided by 16
Note: The software must set these bits correctly to ensure
that the APB1 clock frequency does not exceed 75 MHz
Bit 7: 4
AHBDIV
0x0
rw
AHB division
The divided SCLK is used as AHB clock.
0xxx: SCLK not divided
1000: SCLK divided by 2 1100: SCLK divided by 64
1001: SCLK divided by 4 1101: SCLK divided by 128
1010: SCLK divided by 8 1110: SCLK divided by 256
1011: SCLK divided by 16 1111: SCLK divided by 512
Bit 3: 2
SCLKSTS
0x0
R0
System clock select status
00: HICK
01: HEXT
10: PLL
11: Reserved. Kept at its default value.
Bit 1: 0
SCLKSEL
0x0
rw
System clock select
00: HICK
01: HEXT
10: PLL
11: Reserved. Kept at its default value.