AT32WB415
Series Reference Manual
2022.04.13
Page 10
Ver 2.00
Slave timer control reg ister (TMRx_STCTRL) .......................... 175
DMA/interrupt enable register (TMRx_IDEN) ........................... 176
Interrupt status register (TMRx_ISTS) .................................... 177
Software event register (TMRx_SW EVT) ................................. 178
Channel mode register1 (TMRx_CM1) .................................... 178
Channel mode register2 (TMRx_CM2) .................................... 180
Channel control register (TMRx_CCTRL) ................................ 181
14.1.4.10 Counter value (TMRx_CVAL) ............................................... 182
14.1.4.11 Division value (TMRx_DIV) .................................................. 182
14.1.4.12 Period register (TMRx_PR) .................................................. 182
14.1.4.13 Channel 1 data register (TMRx_C1DT) .................................. 182
14.1.4.14 Channel 2 data register (TMRx_C2DT) .................................. 182
14.1.4.15 Channel 3 data register (TMRx_C3DT) .................................. 183
14.1.4.16 Channel 4 data register (TMRx_C4DT) .................................. 183
14.1.4.17 DMA control register (TMRx_ DMACTRL) ............................... 183
14.1.4.18 DMA data register (TMRx_DMADT) ....................................... 183
General-purpose timer (TMR9 to TMR11) .................................... 184
TMRx introduction ...................................................................... 184
TMRx main features ................................................................... 184
TMR9 main features .............................................................. 184
TMR10 and TMR11 main features .......................................... 184
TMRx functional overview ........................................................... 185
Count clock .......................................................................... 185
Counting mode ..................................................................... 186
TMR input function ................................................................ 187
TMR output function .............................................................. 188
TMR synchronization ............................................................. 189
Debug mode ......................................................................... 190
TMR9 registers .......................................................................... 191
Control register1 (TMR9_CTRL1) ........................................... 191
Slave timer control register (TM R9_STCTRL) .......................... 192
DMA/interrupt enable register (TMR9_IDEN) ........................... 192
Interrupt status register (TMR9_ISTS) .................................... 193
Software event register (TMR9_SW EVT) ................................. 194
Channel mode register1 (TMR9_CM1) .................................... 194
Channel control register (TMR9_CCTRL) ................................ 196
Counter value (TMR9_CVAL) ................................................. 197
Division value (TMR9_DIV ) .................................................... 197