AT32WB415
Series Reference Manual
2022.04.13
Page 6
Ver 2.00
IOMUX external interrupt configuration register4 (IOMUX_EXINTC4) 92
IOMUX remap register2 (IOMUX_REMAP2) .................................. 92
IOMUX remap register3 (IOMUX_REMAP3) .................................. 93
IOMUX remap register4 (IOMUX_REMAP4) .................................. 93
IOMUX remap register5 (IOMUX_REMAP5) .................................. 94
IOMUX remap register6 (IOMUX_REMAP6) .................................. 94
IOMUX remap register7 (IOMUX_REMAP7) .................................. 95
IOMUX remap register8 (IOMUX_REMAP8) .................................. 96
External interrupt/Event controller (EXINT) .................................. 97
EXINT introduction ....................................................................... 97
Function overview and configuration procedure .............................. 97
EXINT registers ........................................................................... 98
Interrupt enable register (EXINT_INTEN) ...................................... 98
Event enable register (EXINT_EVTEN) ......................................... 98
Polarity configuration register1 (EXINT_ POLCFG1) ...................... 98
Polarity configuration register2 (EXINT_ POLCFG2) ...................... 99
Software trigger register (EXINT_ SWTRG) ................................... 99
Interrupt status register (EXINT_ INTSTS) .................................... 99
DMA controller (DMA) ................................................................. 100
Introduction ............................................................................... 100
Main features ............................................................................ 100
Function overview ...................................................................... 101
DMA configuration ...................................................................... 101
Handshake mechanism ............................................................... 101
Arbiter ....................................................................................... 101
Programmable data transfer width ............................................... 102
Errors ........................................................................................ 103
Interrupts ................................................................................... 103
Fixed DMA request mapping ....................................................... 103
Flexible DMA request mapping .................................................... 103
DMA registers ............................................................................ 105
DMA interrupt status register (DMA_STS) .................................... 106
DMA interrupt flag clear register (DMA_CLR) ............................... 107