![ARTERY AT32WB415 Series Reference Manual Download Page 95](http://html1.mh-extra.com/html/artery/at32wb415-series/at32wb415-series_reference-manual_2977599095.webp)
AT32WB415
Series Reference Manual
2022.04.13
Page 95
Ver 2.00
7.3.12 IOMUX remap register7 (IOMUX_REMAP7)
Bit
Register
Reset value
Type
Description
Bit 31: 21 Reserved
0x0
resd
Kept at its default value.
Bit 20
PD01_GMUX
0x0
rw
PD0/PD1 mapped onto HEXT_IN / HEXT_OUT
Select GPIO mapping for PD0 and PD1.
This is applied to only 48-pin and 64-pin packages.
0: No PD0 and PD1 mapping
1: PD0 is mapped to HEXT_IN.
Bit 19
Reserved
0x0
resd
Kept at its default value.
Bit 18: 16 SWJTAG_GMUX
0x0
rw
SWD JTAG IO general mutiplexing
These bits are used to configure SWJTAG-related IOs
as GPIO.
000: Supports SWD and JTAG. All SWJTAG pins cannot
be used as GPIO.
001: Supports SWD and JTAG. NJTRST is disabled. PB4
can be used as GPIO.
010: Supports SWD. But JTAG is disabled. PA15/PB3/PB4
can be used as GPIO.
100: SWD and JTAG are disabled. All SWJTAG pins
canbe used as GPIO
Others: No effect.
Bit 15: 10 Reserved
0x00
resd
Kept at its default value.
Bit 9: 6
Reserved
0x0
resd
Kept at its default value.
Bit 5
ADC1_ETO_GMUX
0x0
rw
ADC1 external trigger regular conversion general
multiplexing
Select the input source for ADC1 external trigger
regular conversion.
0: ADC1 external trigger regular conversion is
connected to EXINT11
1: ADC1 external trigger regular conversion is
connected to TMR8_TRGO
Bit 4
ADC1_ETP_GMUX 0x0
rw
ADC1 External trigger preempted conversion general
multiplexing
This bit is set and cleared by software. It controls the
trigger input connected to external triggers. When this
bit is set, ADC1 external trigger preempted conversion
is connected to TMR1 channel 4.
Bit 3: 0
Reserved
0x0
resd
Kept at its default value.