MOD E L 3562A
C I RC U I T DESC R I PT I O N S
5. The FPP fetches a 32 bit comm and using the Y bus and corresponding global bus
registers.
6 . The ALUs read and store the address of the data block to be operated on.
7. The instruction mapping PROM i nterprets the com mand data on the Y bus and tel ls
the sequencer where to start its add ress sequence.
8. The seq uencer addresses the m icrocode memory using the pipeline add ress bus.
9. The m icrocode memory sends the appropriate instruction to the ALUs using the
A and B port add ress and ALUs i nstruction bus.
1 0. The designated instruction is performed.
1 1 . When fin ished with a command (or an error is detected), the FPP sends an i nterrupt
(l RQT3 L) to the system CPU.
1 2. Steps 8 through 11 are repeated until the computation is com pleted. This process
incl udes instructions for fetching data blocks from global RAM.
1 3. The result of the computation is stored in global RAM at an address previously specified
i n the comm and stack.
1 4. The FPP fetches the next command stack.
1 5. Steps 5 through 1 3 are repeated u ntil all the command stacks are done (u n l ess the
FPP is reset or an error is detected by the condition code multiplexor).
1 6. The sequencer add resses the m icrocode memory for the 'wait' command.
1 7. The wait command is executed using the constant pipe l i ne interface. The FPP remains
i n a wait loop u ntil the next com mand add ress flag (ADDFLG) is sensed.
System Address Decoder and Handshake
operations.
comparator asserts
the My Add ress signal (MYADDRSL) to activate the address PAL. The address PAL activates
the fol lowing signals:
1 . Add ress Flag (AD D FLG)
This signal latches the system data bus into the command pointer registers. (Th is d ata
is the starting add ress of the comm and stack i n global RAM.)
2. Data Acknowledge (DT ACK)
DT ACK is retu rned to the system C PU to indicate the com pletion of the FPP handshake.
3. Cond ition Code (CCOD E)
CCOD E is sent to the sequencer. When the sequencer receives CCODE, it branches
out of wait loop and starts the FPP process.
6-5 9
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......