MOD E L 3S62A
C I RC U I T DESCR I PT I O N S
6-7 AS, DIGITAL FILTER
A6, DIGITAL FILTER CONTROLLER
The d igital filter assembly (D FA) consists of the digital filter board (AS) and the digital
filter control ler board (A6). The d igital fi lter processes two channels of serial data from
the instru ment front end (ADC boards) and stores the resu lts in global RAM. Processing
consists of convers ion from a serial format to a parallel format and, if requ i red, digital
filtering or zoom (a combination of frequency shifting and fi ltering). The processed data
is transferred on the global data bus to G lobal RAM (A8).
Data Flow
Refer to the block diagram in figure 6-ASa. Two data signals, one from each in put, come
onto the AS board in a serial format from the A32 and A34 ADC boards. These signals
enter the digital fi lter blocks where they are processed .
A4
I
LO
I
sin
BD
I
cos
I
A32
Serial
A34 ADC
I
Data
BD
From
I
ADC 1 & 2
I
I
I
I
A2
Sys Adr Bus
CPU
BD
Sys Data Bus
I
I
I
I
AS
I
Digital
----
Fiit�;
----
Global Bus
Local
I
Data
I
Control
Bus
Lines
I
I
A6
I
Filter
I
Control
I
Filter can pass d
to RAM without filt
ata
ering.
ter it
and pull it out & fil
later.
A8
RAM
Figure 6-ASa System Block Diagram Referenced to the Digital Filter Boards
In
to
d igital fi lter at a 10.24 MHz rate. The data
is reclocked by AS U S1 2. The fi lter accepts one input data word and sends the SYNC2
pu lse to the A4 Local Osc i l l ator and A6 Digital Filter Control boards.
Measurem ent data is in put serially to a filter control ler. I ncom ing data is processed in
one of three ways:
Strea ming
If V I EW T I M E is selected with a span of 1 00 kHz or V I EW I N PUT is
active, processing consists only of conversion to a paral lel format for
storage in G l obal RAM.
6-45
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......