MO D E L 3562A
R D I B C I N T L
RDIBCSTAT l
SETB lKREADYl
SFlTRST
STOPE N l
T P U lSE
TRIGATE l
T R I G G E RED
T R I G G E R F lG
WRI BCCM D l
WRINTMSKl
C I RC U I T D ESCR I PT I O N S
Read input buffer contro l interrupts
Read input buffer control status. Latches status word from
status reg ister onto the local data bus
Term inates a measurement by generating a CPU interrupt
Set fi lter reset
Stop enable
Test pulse, replaces system clock signal when A6J 2 is i n test
position
Signal from trigger control ler to cou nters to continue counting
input sam ples
See FREE RUN
Set if a valid trigger event has occu rred afte r being armed
Write input buffer control command. Clocks commands from
the local data bus into the command register
Write interrupt mask. Used to mask interrupt fl ags
Internal Signal Descriptions, AS
2XC lK l
CH1A[DDATA
CH1AEN, CH2AEN
CH1 B R1 , C H 2 B R1
CH1 B R 2, C H 2 B R 2
CH1 B R3, C H 2 B R3
CH1 DACK3 l,
CH 2DACK3 l
CH1 DIS1, CH2D IS1
CH1 DI S2, CH2 DIS2
CH1 D IS3, C H 2DIS2
CH1 DMACS,
CH 2DMACS
The buffered on-board 1 0.24 MHz clock
Serial data inputs from the ADC assembly which have
CH2AjD DATA been reclocked by U51 2
Channel 1 and channel 2 add ress enable
Bus requ ests for DMA channels 1, 2, and 3
Data ack nowledge, channel 1 and channel 2
Disable DMA modes 1 , 2, and 3
E nable channel 1 or channel 2 of the DMA Poi nter Register
and DMA Controller
6-55
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......