OD E L 3562A
PE RFORMANCE TESTS
2. If the Ya marker reading is less than or equal to - 80 dBVrms, check PASS on the
Performance Test Record for measurement two, channel 1 with the BNC center
conductor grou nded.
3. If the Yb marker read ing is less than or equal to - 80 dBVrms, check PASS on the
Performance Test Record for measurement two, channel 2 with the BNC center
conductor grou nded.
If Test Fails Check:
Adjustments
Section I I I
Troubleshooting
Section VI I
2nd Pass Gain Adjustment
ADC Offset and Reference Adjustment
A33, A3S Input Boards
A32, A34 Analog Digital Converter Boards
2-3 3 NOISE AND SPURIOUS SIGNAL LEVEL
This test measures the level of the noise floor and any spurious signals generated within
the HP 3S62A.
Specification
When the input is term inated with a
son
load, the ampl itude of all spurious signals must
be at least 80 dB below the range setting. When using a flat top window and a
son
load,
the average noise level must be less than:
Frequency
Noise Level
20 Hz to 1 kHz
1 kHz to 100 kHz
- 1 34 dBV/�
- 1 44 dBV/YHZ
Requ i red Test Equipment
(2)
son
feedthrough terminations
HP 1 1 048C
D
@
°
0 000 000
000
8
[gJ
BB§
DDD
�
BBoG
ggg
gg
0 0 0
50
OHM
FEEDTHROUGH TERM I NA T I ONS
HP
1 1 0 4 8
]t
A L L I G A T O R C L I P CABLES
Figure 2-2 5 Noise and Spurious Signal Level Test Setup
2-73
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......