C I RC U I T D E SC R I PTIONS
MOD E L 3S62A
6-1 30
BFST
BUFFER START
(A1 TP9)
This signal from the A1 Digital Sou rce goes to the A6 digital fi lter and
the A4 Local Oscil lator. When the instru ment is in the triggered mode,
BFST marks the f i rst sample of the data block. After a trigger and
sam ple clock are received by the digital source it sends the BFST s ignal
to the digital fi lter control ler tel l ing it to start taking data. The local
osc i l l ator
u
ses th is signal to l atch the phase of the sinusoidal output
to the AS Digital Filter.
B LDSL
BUFFE RED LOW E R DATA STRO B E
Active Low
B LK1 F U LLH
B LK2F U LLH
B LK3F U LLH
B RESETL
BUDSL
BWRITE L
CA LTR I G
This signal is the buffered version o f the LDS l i ne of the A 6 D igital
Filter Contro ller. It is used by the AS Digital Fi lter assembly for
command decod i ng.
B LOCK 1 FULL
B LOCK 2 F U L L
BLOCK 3 F U L L
Active high
These signals are from the AS Digital Fi lter to the A6 Digital Filter
Control ler. When the imaginary filter auxiliary data block (BLK2FU LL)
or the unfiltered data block ( B LK3FU LL) is f u l l , the positive going
transition of these signals sets the correspond i ng interru pt flag f l i p
flop on the A6 D igital Fi lter Control ler.
BUFFE RED R E S E T
Active Low
This signal is from the A6 Digital Filter Control ler to the AS Digital
Filter assembly. It is the buffered version of the system bus l i ne RESETL.
BUFFERED U P PE R DATA STRO BE
Active Low
This signal is from the IA�6 Dig ita! Fi lter Control ler to the i\5 D igital
Fi lter assem bly. It is the buffered version of the system bus line U DSL.
enables the A30 Analog Sou rce when i n bu rst mode.
BUFFERED "WR I T E
Active Low
This signal is from the A6 Dig ital Filter Contro l ler to the AS D i g ital
Fi lter assembly. It is the buffered version of the system bus l ine
W R I T E L. The AS D igital Filter uses this signal for command decod i ng
and register read ing and writi ng.
CAL TRIGG E R
Signal from the A30 Analog Source to the A32 trigger assemb ly. T h i s
signal i s a p u l se which is synchronous with the cal ibrator. I t is u sed
i n the calibration to calculate phase.
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......