MODE L 3562A
C I RCUIT DESC R I PTIONS
TIMING
Burst Control Circuit
(Refer to figure 6-A1 d) The burst control circuit controls the burst length and generates
the pu lse signal (NCLK) to the local oscillator. It provides the gating signal (BU RSTE N)
that gates the analog source on and off during the burst and chirp modes. The burst con
trol circuit also provides the SYNC OUT signal to the rear panel. This signal is high when
the burst is on and is low when the burst is off.
When SELCNTERSL is active and WRITEL is low, a data word from the system CPU is
latched into the programmable counters to set the time the burst is on and off. After the
counters are programmed, the CONT signal from the control registers to the bu rst gate
goes low. I n freerun mode the freerun bit (U1 02-9) is set and the burst counters count
blocks. The burst control circuit then gates the analog source on and off. I n the triggered
mode, the bu rst process starts when the ARMEDL signal from the phase resolution circuit
goes low. The counters only count when ARMEDL is low. The ARMEDL signal also causes
the burst control circuit to send the NCLK signal to the local oscil lator. When NCLK is
received by the local osci lla�or, the LO is set to the starting frequency of the burst. The
local oscillator sends data (N DAT) to the digital source synchronized to NCLK. The data
is processed by the LO input receiver and multipl ier. DACDAT data is sent to the analog
source at the same time the burst control circuit turns on the analog source.
After the burst is completed, the burst state machine checks to see if the ARMEDL signal
is stil l active. If ARMEDL is active, the process repeats. All burst control operations are
synchronized to the sample and trigger signals by the timing control circuit and the
ARMEDL signal.
CONTROL
BURST
STATE
MAC H I N E
Burst
B U RSTEN
Gate
S E LCNTRSL
PROG RAMMABLE
DACDAT
ANALOG
SOURCE
COUNTERS
A30
'.
: :.. ..:=:. .-=.
.
.. .:::.....".�"
.=.' -�'-...:.. -':"::""." ::"": -
�'_<'mJ�
DS DATA
BUS
CONT
From
Local
Oscillator
La
IN PUT RECE IVER
AND
NOISE G E N E RATOR
Figure
6-A 1 d
Burst Control Circuit
Sync Out
NCLK
To La
Sourcout
To Front
Panel
---
6-1 9
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......