MOD E L 3S62A
C I RC U I T D E SC R I PT IONS
RESETL
RFDL
SAMP
SG N D
S I N E
SMPO UT
RESET
Active Low
This s ignal resets the instru ment. The instru ment is reset by the A2
System CPU at power-up, when the reset switch A2 S1 is pressed, or
by a software reset. RESETL goes to every assembly except the
AS Digital Fi lter, the A1 7 Display I nterface, the A1 8 Power Su pply,
and the A22 H P-I nterface bus.
READY FOR DATA
Active Low
The A1 7 Display I nterface sends the A8 G lobal RAM this control signal
when the HP 1 34SA is ready for data. RFDL works with DAVL (data
available) to transfer data to the H P 1 34SA display. Refer to the
HP 1 34SA service manual section 3-6 for the handshake timing
information.
SAMPLE
(A32, A34 T P608; A1 TP8)
This is the signal from the A34 ADC 2 to the A1 D igital Sour.ce assembly
sayi ng a sample has been taken.
S I G NAL G RO U N D
(A33, A3S ] 300-2)
A1 2 Mother Assembly grou nd; connected to a l l the assem bl ies.
S I N E
(A4 TP23)
This is a d igital s ignal from the A4 Local Osc i l l ator to the AS D igital
Fi lter. When in a frequency shifting mode this signal represents a sine
signal . When i n the real mode, S I N E corresponds to 1 +
jO.
SAMPLE OUT
(A1 8 ) 1 -1 2)
The 256 k H z c l ock from the /\31 Trigger to the A 1 8 POvVer Supply.
This signal is used to synchronize the pu lse width mod u l ator on the
--
-
(A30 J 200)
This is the A30 sou rce output to the front panel.
SRCOUT FALTL
SOURCE OUT FAU LT
Active Low
SRQ
Signal from the A30 Analog Source to the A1 D igital Sou rce. This signal
goes low when the output of the sou rce is greater than 12 volts.
S E RV I C E REQ U E ST
Signal to and from the A2 System CPU to the A22 H P-I B. This l ine is
set low by any i nstrument requesting service.
6-1 43
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......