S E RV I C E
MOD E L 3562A
8-6
B.
Subblock Verification Tests
The d igital sou rce performs several functions includ ing generating band-l im ited random
noise, interfacing the local oscillator with the analog source, sychron izing trigger operations,
and interfacing the front end assembl ies (inputs, ADCs, trigger, and analog sou rce) with
the A2 System CPU. Most functions use only a few of the DS subblocks. To isolate the
fail u re to a subblock, use tab le A1 -3 after perform ing the fol lowing steps:
1 . Connect the front panel sou rce output to channel 1 .
2 . Connect the rear panel SYN C O U T output to channel 2 .
3. Press the HP 3562A keys as fol lows:
PRESET
RESET
RAN G E
5.6
V
SO U RCE .
.
. .
.
.
SOURC E
L E V E L
. . . . . . 5
V
MEAS
DISP
SCA LE
F I X E D
S I N E
. . . . . . 1
kHz
FI LTRD
I N PUT
Y F I XD
SCALE
T I M E
R E C 1
6, - 6
V
Refer to figu re A 1-1 to verify resu It.
NOTE
The free-run mode is used for most of the following waveforms.
This is done to isolate failing functions to a subblock. When the
trigger mode is not used, the waveforms move around on the
display. The trigger mode is verified in step
7.
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......