C I RC U IT D ESCR I PTIONS
MOD E L 3562A
SYSTEM ADDRESS BUS BUFFE R
T h e system add ress bus buffer (U505) appears as a read-only port to the TMS320 system.
This register is used to tel l the TMS320 processor which port the system CPU wants to
access on the FFT board. These ports exists as RAM registers inside the TMS320.
SYSTEM DATA BUS I NTE RFAC E
The system data i nterface (U 506-U509) appears as one read-only register and one w rite
o n ly register to the TMS320 system. Each is activated by the FF port decoder. These registers
are used to transfer data between the FFT board and the system CPU (A2).
F FT INTERRUPT
The FFT board is control led and mon itored by the system CPU through the use of pseudo
registers i nside the TMS320 i ntegrated c ircuit. When the system CPU executes a write or
read to one of these ports, the interru pt circuit on the FFT board generates an i nterrupt
s ignal which is sent to the TMS320.
The FFT interru pt circuit consists of an identity comparator connected directly to the in
coming system address bus. When the system CPU add resses the FFT board, the identity
com parator (U51 0) in the interru pt block activates the BRDSELH (board select, active high)
wh ich generates an i nterru pt for the TMS320.
To determine which (pseudo) register the system CPU is requesting access to, the FFT inter
r u pt service routine reads the add ress bus (th rough the address bus buffer, U505) onto
the internal data bus. When the address is read, the interru pt is cl eared and the data is
transferred i n the appropriate d i rection through the system data bus.
I f the CPU is writing to the FFT board, the TMS320 reads the data registers by asserti ng
the SDBUS I N L (system data bus in) signal which activates DTAC KL (data acknowledge).
W hen the system CPU receives the DT AC K L s ignal, it removes (or changes) the add ress,
which deactivates BRDSE LH, which deactivates DT ACKL. If the FFT is writing to the C P U ,
t h e FFT puts the data on the output data iegisteiS ( a wiite operation) and performs a
(d u m my) read to activate DTACKL, tel l ing the CPU that the data on the bus is val id. When
the CPU fin ishes reading the data it
_ _ _ _ .
.
.
-
.
.... .
�.::
..
"'.�; ..
;
�
.
6-78
C P U I NT E RRUPT
T h e CPU interru pt circu it consists of an R-S f l i p-flop with two Reset in puts and one Set
i nput. I nverters are used in pairs to ensure a single TTL load on the system bus. The R E S E T L
s i gnal from the system resets the CPU interrupt circ u it to ensure that the FFT board does
not have an i m pend ing interru pt requ est after a reset.
The FFT performs a CPU interrupt by activating the SI RQSYSL (set interru pt request, system)
l ine which activates I RQT4L on the system bus. When the system CPU ru n s its i nterrupt
service routine, it reads the status register on the FFT board and the TMS320 resets the
i nterrupt.
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......