S E RV I C E
MOD E L 3562A
D. Signature Analysis Tests
The fol lowing six signature analysis tests are designed to test circ u it blocks of the digital
fi lter assembly. Perform the fol lowing steps to configure the 3561 A for any of the six tests:
•
Discon nect the power cable.
•
Put the board u nder test on an extender card. A l l j u m pers shou ld be in the normal
(N) position.
•
Connect and configu re the signature analyzer as described at the beginning of the
test you wish to perform.
•
Move j u m pers as instru cted at the beginning of the test.
•
Connect the power cable and turn on power.
•
I n itiate the DFA PATT test as instru cted at the beginning of the test. To put a test
in the loop mode, press the SPCL FCTN key, select SERVIC TEST, and p ress the LOOP
menu key to l ight up O N .
1 . Signature Analysis Test AS #1 System I nterface
&
Control
a. Put A5J 5 and ASH in test position. Put A6J 2 in test position.
b. Connect the signature analyzer as fol lows:
Signal
Polarity
C N D
START
+
STO P
-
C LOCK
+
c. Put DFA PATT 1 in Loop Mode
d. Check the signatu res in table A5-2 .
Connection
AS TP8
AS TP1 3
AS TP1 3
AS TPS ,
8-65
Содержание 3562A
Страница 2: ......
Страница 6: ......
Страница 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Страница 20: ......
Страница 24: ......
Страница 126: ......
Страница 128: ......
Страница 149: ...IODEL 3562A R1 0 A22 Board Location Key Figure 3 1 7 Analog source component locator A30R 1 0 ADJUSTMENTS 3 21 3 22 ...
Страница 150: ......
Страница 152: ......
Страница 160: ......
Страница 196: ......
Страница 198: ......
Страница 206: ......
Страница 207: ...MODEL 3562A CR Cl ...
Страница 209: ...MODE L 3562A Cl ...
Страница 211: ... ...
Страница 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Страница 214: ... C401 8S1 15ISI t 1 J400 ...
Страница 217: ... ...
Страница 220: ......
Страница 221: ... ...
Страница 224: ...A3 CQVLCLI A3 ...
Страница 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Страница 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Страница 246: ......
Страница 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Страница 305: ...c c I O Sequencer S r J Sequence Decoder ...
Страница 311: ... FROM 7 1 A2 SYSTEM CPU Dcf L TO 07L FROM A2 SYSTEM CPU ADDRESS L I N ES 7 1 DTACKL A2 SYSTEM CPU IRQTL ...
Страница 320: ......
Страница 321: ... From Digital Source From Digital Source Serial Data Serial Data Sinewave Interface Front End Interface 3 S D D ...
Страница 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Страница 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Страница 425: ...L_ FAULT ISOLATION Instrument Operational Figure 7 1 3 SELF TEST Sequence MODEL 3562A STOP Enter failure in r t be 7 61 ...
Страница 450: ......
Страница 488: ......
Страница 492: ......
Страница 536: ......
Страница 552: ......
Страница 570: ......