Rev. 1.0, 09/02, page 509 of 568
Register Name
Abbreviation
Number
of Bits
Address
*
Module
Data
Width
Access
State
A/D data register BH
ADDRBH
8
H
′
FF92 A/D
8
2
A/D data register BL
ADDRBL
8
H
′
FF93 A/D
8
2
A/D data register CH
ADDRCH
8
H
′
FF94 A/D
8
2
A/D data register CL
ADDRCL
8
H
′
FF95 A/D
8
2
A/D data register DH
ADDRDH
8
H
′
FF96 A/D
8
2
A/D data register DL
ADDRDL
8
H
′
FF97 A/D
8
2
A/D control/status register
ADCSR
8
H
′
FF98 A/D
8
2
A/D control register
ADCR
8
H
′
FF99 A/D
8
2
Flash memory control register 1
FLMCR1
8
H
′
FFA8 ROM 8
2
Flash memory control register 2
FLMCR2
8
H
′
FFA9 ROM 8
2
Erase block register 1
EBR1
8
H
′
FFAA ROM 8
2
Erase block register 2
EBR2
8
H
′
FFAB ROM 8
2
Port 1 register
PORT1
8
H
′
FFB0 PORT 8
2
Port 3 register
PORT3
8
H
′
FFB2 PORT 8
2
Port 4 register
PORT4
8
H
′
FFB3 PORT 8
2
Port 7 register
PORT7
8
H
′
FFB6 PORT 8
2
Port 9 register
PORT9
8
H
′
FFB8 PORT 8
2
Port A register
PORTA
8
H
′
FFB9 PORT 8
2
Port B register
PORTB
8
H
′
FFBA PORT 8
2
Port C register
PORTC
8
H
′
FFBB PORT 8
2
Port D register
PORTD
8
H
′
FFBC PORT 8
2
Port F register
PORTF
8
H
′
FFBE PORT 8
2
Note: Lower 16 bits of the address.
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...