Rev. 1.0, 09/02, page 503 of 568
Register Name
Abbreviation
Number
of Bits
Address
*
Module
Data
Width
Access
State
SS enable register_1
SSER_1
8
H
′
FB13 SSU_1 16
3
SS status register_1
SSSR_1
8
H
′
FB14 SSU_1 16
3
SS transmit data register 0_1
SSTDR0_1 8
H
′
FB16 SSU_1 16
3
SS transmit data register 1_1
SSTDR1_1 8
H
′
FB17 SSU_1 16
3
SS transmit data register 2_1
SSTDR2_1 8
H
′
FB18 SSU_1 16
3
SS transmit data register 3_1
SSTDR3_1 8
H
′
FB19 SSU_1 16
3
SS receive data register 0_1
SSRDR0_1 8
H
′
FB1A SSU_1 16
3
SS receive data register 1_1
SSRDR1_1 8
H
′
FB1B SSU_1 16
3
SS receive data register 2_1
SSRDR2_1 8
H
′
FB1C SSU_1 16
3
SS receive data register 3_1
SSRDR3_1 8
H
′
FB1D SSU_1 16
3
Port D realtime input data register PDRTIDR
8
H
′
FB40 PORT 8
3
Timer control register_2
TCR_2
8
H
′
FDC0 TMR_2 8
2
Timer control register_3
TCR_3
8
H
′
FDC1 TMR_3 8
2
Timer control/status register_2
TCSR_2
8
H
′
FDC2 TMR_2 8
2
Timer control/status register_3
TCSR_3
8
H
′
FDC3 TMR_3 8
2
Timer constant register A_2
TCORA_2
8
H
′
FDC4 TMR_2 8
2
Timer constant register A_3
TCORA_3
8
H
′
FDC5 TMR_3 8
2
Timer constant register B_2
TCORB_2
8
H
′
FDC6 TMR_2 8
2
Timer constant register B_3
TCORB_3
8
H
′
FDC7 TMR_3 8
2
Timer counter_2
TCNT_2
8
H
′
FDC8 TMR_2 8
2
Timer counter_3
TCNT_3
8
H
′
FDC9 TMR_3 8
2
Standby control register
SBYCR
8
H
′
FDE4 SYSTEM
8
2
System control register
SYSCR
8
H
′
FDE5 SYSTEM
8
2
System clock control register
SCKCR
8
H
′
FDE6 SYSTEM
8
2
Mode control register
MDCR
8
H
′
FDE7 SYSTEM
8
2
Module stop control register A
MSTPCRA 8
H
′
FDE8 SYSTEM
8
2
Module stop control register B
MSTPCRB 8
H
′
FDE9 SYSTEM
8
2
Module stop control register C
MSTPCRC 8
H
′
FDEA SYSTEM
8
2
Low-power control register
LPWRCR
8
H
′
FDEC SYSTEM
8
2
Break address register A
BARA
32
H
′
FE00 PBC 32
2
Break address register B
BARB
32
H
′
FE04 PBC 32
2
Break control register A
BCRA
8
H
′
FE08 PBC 8
2
Break control register B
BCRB
8
H
′
FE09 PBC 8
2
IRQ sense control register H
ISCRH
8
H
′
FE12 INT
8
2
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...