
Rev. 1.0, 09/02, page 414 of 568
Bit
Bit Name
Initial Value
R/W
Description
0 CE
0
R/W Conflict/Incomplete
Error
Indicates that a conflict error has occurred when 0
is externally input via the
SCS
pin with MSS
=
1.
If the
SCS
pin level changes to 1 during slave
operation, an incomplete error occurs because it
is determined that a master device has terminated
the transfer. Data reception does not continue
while the CE bit is set to 1. Reset the SSU internal
sequencer by setting the SRES bit in SSCRL to 1
before resuming transfer after incomplete error.
[Setting condition]
•
When a low level is input to the
SCS
pin in
master device mode (MSS in SSCRH
=
1)
•
When a 1 is input to the
SCS
pin during slave
device mode (MSS in SSCRH
=
0) transfer
[Clearing condition]
•
When 0 is written to the CE bit after reading
CE
=
1
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...