Rev. 1.0, 09/02, page xxix of xxxiv
Tables
Section 2 CPU
Table 2.1
Instruction Classification ............................................................................................25
Table 2.2
Operation Notation......................................................................................................26
Table 2.3
Data Transfer Instructions...........................................................................................27
Table 2.4
Arithmetic Operations Instructions (1) .......................................................................28
Table 2.4
Arithmetic Operations Instructions (2) .......................................................................29
Table 2.5
Logic Operations Instructions .....................................................................................30
Table 2.6
Shift Instructions .........................................................................................................31
Table 2.7
Bit Manipulation Instructions (1)................................................................................32
Table 2.7
Bit Manipulation Instructions (2)................................................................................33
Table 2.8
Branch Instructions .....................................................................................................34
Table 2.9
System Control Instructions........................................................................................35
Table 2.10
Block Data Transfer Instructions ............................................................................36
Table 2.11
Addressing Modes ..................................................................................................38
Table 2.12
Absolute Address Access Ranges ...........................................................................39
Section 3 MCU Operating Modes
Table 3.1
MCU Operating Mode Selection ................................................................................47
Section 4 Exception Handling
Table 4.1
Exception Types and Priority......................................................................................53
Table 4.2
Exception Handling Vector Table...............................................................................54
Table 4.3
Statuses of CCR and EXR after Trace Exception Handling .......................................58
Table 4.4
Statuses of CCR and EXR after Trap Instruction Exception Handling.......................59
Section 5 Interrupt Controller
Table 5.1
Pin Configuration........................................................................................................65
Table 5.2
Interrupt Sources, Vector Addresses, and Interrupt Priorities.....................................73
Table 5.3
Interrupt Control Modes .............................................................................................76
Table 5.4
Interrupt Response Times ...........................................................................................81
Table 5.5
Number of States in Interrupt Handling Routine Execution Status ............................82
Section 8 Data Transfer Controller (DTC)
Table 8.1
Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs...................106
Table 8.2
Register Information in Normal Mode......................................................................109
Table 8.3
Register Information in Repeat Mode.......................................................................110
Table 8.4
Register Information in Block Transfer Mode..........................................................111
Table 8.5
DTC Execution Status...............................................................................................115
Table 8.6
Number of States Required for Each Execution Status.............................................115
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...