Rev. 1.0, 09/02, page 383 of 568
Bit
Bit Name
Initial Value
R/W
Description
7
RxDIE
0
R/W
HRxD Interrupt Enable
Selects whether an
IRQ2
interrupt is caused by
PF0 or HRxD pin.
0: An
IRQ2
interrupt is caused by pin PF0
1: An
IRQ2
interrupt is caused by the HRxD pin
6
TxSTP
0
R/W
HTxD Transmission Stop
Controls transmission stop of the HTxD pin.
0: Enables transmission from the HTxD pin
1: Fixes an output level of the HTxD pin at 1 and
transmission is stopped
5 to
2
Undefined
Reserved
These bits are always read as undefined values
and cannot be modified.
1 TxD
Undefined R Transmission
pin
The state of the HTxD pin is read.
This bit cannot be modified.
0 RxD
Undefined R Reception
pin
The state of the HRxD pin is read.
This bit cannot be modified.
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...