Rev. 1.0, 09/02, page
x
of
xxxvi
8.2.1
DTC Mode Register A (MRA) ............................................................................ 100
8.2.2
DTC Mode Register B (MRB)............................................................................. 101
8.2.3
DTC Source Address Register (SAR).................................................................. 101
8.2.4
DTC Destination Address Register (DAR).......................................................... 101
8.2.5
DTC Transfer Count Register A (CRA) .............................................................. 101
8.2.6
DTC Transfer Count Register B (CRB)............................................................... 102
8.2.7
DTC Enable Registers (DTCER) ......................................................................... 102
8.2.8
DTC Vector Register (DTVECR)........................................................................ 103
8.3 Activation
Sources ............................................................................................................ 103
8.4
Location of Register Information and DTC Vector Table ................................................ 104
8.5 Operation .......................................................................................................................... 107
8.5.1 Normal
Mode....................................................................................................... 109
8.5.2 Repeat
Mode ........................................................................................................ 110
8.5.3
Block Transfer Mode ........................................................................................... 111
8.5.4 Chain
Transfer ..................................................................................................... 112
8.5.5 Interrupts.............................................................................................................. 113
8.5.6 Operation
Timing................................................................................................. 113
8.5.7
Number of DTC Execution States ....................................................................... 114
8.6
Procedures for Using DTC................................................................................................ 116
8.6.1
Activation by Interrupt......................................................................................... 116
8.6.2
Activation by Software ........................................................................................ 116
8.7
Examples of Use of the DTC ............................................................................................ 116
8.7.1 Normal
Mode....................................................................................................... 116
8.7.2 Chain
Transfer ..................................................................................................... 117
8.7.3 Software
Activation ............................................................................................. 118
8.8 Usage
Notes ...................................................................................................................... 118
8.8.1
Module Stop Mode Setting .................................................................................. 118
8.8.2 On-Chip
RAM ..................................................................................................... 119
8.8.3 DTCE
Bit
Setting................................................................................................. 119
Section 9 I/O Ports............................................................................................. 121
9.1 Port
1................................................................................................................................. 125
9.1.1
Port 1 Data Direction Register (P1DDR)............................................................. 125
9.1.2
Port 1 Data Register (P1DR)................................................................................ 126
9.1.3
Port 1 Register (PORT1)...................................................................................... 126
9.1.4 Pin
Functions ....................................................................................................... 127
9.2 Port
3................................................................................................................................. 129
9.2.1
Port 3 Data Direction Register (P3DDR)............................................................. 129
9.2.2
Port 3 Data Register (P3DR)................................................................................ 130
9.2.3
Port 3 Register (PORT3)...................................................................................... 130
9.2.4
Port 3 Open-Drain Control Register (P3ODR) .................................................... 131
9.2.5 Pin
Functions ....................................................................................................... 131
9.3 Port
4................................................................................................................................. 133
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...