Rev. 1.0, 09/02, page 141 of 568
9.6.6 Pin
Functions
Port A pins also function as SCI_2 I/O pins. The correspondence between the register
specification and the pin functions is shown below.
Table 9.26 PA3 Pin Function
CKE1 in SCR_2
0
1
C/A in SMR_2
0
1
CKE0 in SCR_2
0
1
PA3DDR 0
1
Pin function
PA3 input
PA3 output
SCK2 output
SCK2 output
SCK2 input
Table 9.27 PA2 Pin Function
RE in SCR_2
0
1
PA2DDR 0
1
Pin function
PA2 input
PA2 output
RxD2 input
Table 9.28 PA1 Pin Function
TE in SCR_2
0
1
PA1DDR 0
1
Pin function
PA1 input
PA1 output
TxD2 output
Table 9.29 PA0 Pin Function
PA0DDR 0
1
Pin function
PA0 input
PA0 output
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...