Rev. 1.0, 09/02, page xxxi of xxxiv
Table 9.43
PC2 Pin Function ..................................................................................................150
Table 9.44
PC1 Pin Function ..................................................................................................151
Table 9.45
PC 0Pin Function ..................................................................................................151
Table 9.46
PF7 Pin Function...................................................................................................157
Table 9.47
PF6 Pin Function...................................................................................................157
Table 9.48
PF5 Pin Function...................................................................................................157
Table 9.49
PF4 Pin Function...................................................................................................157
Table 9.50
PF3 Pin Function...................................................................................................157
Table 9.51
PF2 Pin Function...................................................................................................157
Table 9.52
PF1 Pin Function...................................................................................................158
Table 9.53
PF0 Pin Function...................................................................................................158
Section 10 16-Bit Timer Pulse Unit (TPU)
Table 10.1
TPU Functions ......................................................................................................160
Table 10.2
TPU Pins ...............................................................................................................163
Table 10.3
CCLR0 to CCLR2 (Channels 0 and 3) .................................................................167
Table 10.4
CCLR0 to CCLR2 (Channels 1, 2, 4, and 5).........................................................167
Table 10.5
TPSC0 to TPSC2 (Channel 0) ..............................................................................168
Table 10.6
TPSC0 to TPSC2 (Channel 1) ..............................................................................168
Table 10.7
TPSC0 to TPSC2 (Channels 2) .............................................................................169
Table 10.8
TPSC0 to TPSC2 (Channel 3) ..............................................................................169
Table 10.9
TPSC0 to TPSC2 (Channel 4) ..............................................................................170
Table 10.10
TPSC0 to TPSC2 (Channel 5) ..............................................................................170
Table 10.11
MD0 to MD3.........................................................................................................172
Table 10.12
TIORH_0 (Channel 0) ..........................................................................................174
Table 10.13
TIORL_0 (Channel 0)...........................................................................................175
Table 10.14
TIOR_1 (Channel 1) .............................................................................................176
Table 10.15
TIOR_2 (Channel 2) .............................................................................................177
Table 10.16
TIORH_3 (Channel 3) ..........................................................................................178
Table 10.17
TIORL_3 (Channel 3)...........................................................................................179
Table 10.18
TIOR_4 (Channel 4) .............................................................................................180
Table 10.19
TIOR_5 (Channel 5) .............................................................................................181
Table 10.20
TIORH_0 (Channel 0) ..........................................................................................182
Table 10.21
TIORL_0 (Channel 0)...........................................................................................183
Table 10.22
TIOR_1 (Channel 1) .............................................................................................184
Table 10.23
TIOR_2 (Channel 2) .............................................................................................185
Table 10.24
TIORH_3 (Channel 3) ..........................................................................................186
Table 10.25
TIORL_3 (Channel 3)...........................................................................................187
Table 10.26
TIOR_4 (Channel 4) .............................................................................................188
Table 10.27
TIOR_5 (Channel 5) .............................................................................................189
Table 10.28
Register Combinations in Buffer Operation..........................................................205
Table 10.29
Cascaded Combinations ........................................................................................208
Table 10.30
PWM Output Registers and Output Pins ..............................................................210
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...