Rev. 1.0, 09/02, page xxiii of xxxiv
Figure 10.21 Example of PWM Mode Operation (1) .................................................................212
Figure 10.22 Example of PWM Mode Operation (2) .................................................................212
Figure 10.23 Example of PWM Mode Operation (3) .................................................................213
Figure 10.24 Example of Phase Counting Mode Setting Procedure ...........................................214
Figure 10.25 Example of Phase Counting Mode 1 Operation ....................................................215
Figure 10.26 Example of Phase Counting Mode 2 Operation ....................................................216
Figure 10.27 Example of Phase Counting Mode 3 Operation ....................................................217
Figure 10.28 Example of Phase Counting Mode 4 Operation ....................................................218
Figure 10.29 Phase Counting Mode Application Example.........................................................220
Figure 10.30 Count Timing in Internal Clock Operation............................................................224
Figure 10.31 Count Timing in External Clock Operation...........................................................224
Figure 10.32 Output Compare Output Timing............................................................................225
Figure 10.33 Input Capture Input Signal Timing........................................................................225
Figure 10.34 Counter Clear Timing (Compare Match)...............................................................226
Figure 10.35 Counter Clear Timing (Input Capture) ..................................................................226
Figure 10.36 Buffer Operation Timing (Compare Match)..........................................................227
Figure 10.37 Buffer Operation Timing (Input Capture) .............................................................227
Figure 10.38 TGI Interrupt Timing (Compare Match) ...............................................................228
Figure 10.39 TGI Interrupt Timing (Input Capture) ...................................................................228
Figure 10.40 TCIV Interrupt Setting Timing ..............................................................................229
Figure 10.41 TCIU Interrupt Setting Timing ..............................................................................229
Figure 10.42 Timing for Status Flag Clearing by CPU...............................................................230
Figure 10.43 Timing for Status Flag Clearing by DTC Activation.............................................230
Figure 10.44 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode ................231
Figure 10.45 Conflict between TCNT Write and Clear Operations............................................232
Figure 10.46 Conflict between TCNT Write and Increment Operations ....................................233
Figure 10.47 Conflict between TGR Write and Compare Match ...............................................234
Figure 10.48 Conflict between Buffer Register Write and Compare Match...............................235
Figure 10.49 Conflict between TGR Read and Input Capture ....................................................236
Figure 10.50 Conflict between TGR Write and Input Capture ...................................................237
Figure 10.51 Conflict between Buffer Register Write and Input Capture ..................................238
Figure 10.52 Conflict between Overflow and Counter Clearing ................................................239
Figure 10.53 Conflict between TCNT Write and Overflow .......................................................240
Section 11 8-Bit Timers
Figure 11.1 Block Diagram of 8-Bit Timer Module ...................................................................242
Figure 11.2 Example of Pulse Output .........................................................................................252
Figure 11.3 Count Timing for Internal Clock Input....................................................................252
Figure 11.4 Count Timing for External Clock Input...................................................................253
Figure 11.5 Timing of CMF Setting ...........................................................................................253
Figure 11.6 Timing of Timer Output ..........................................................................................254
Figure 11.7 Timing of Compare-Match Clear ............................................................................254
Figure 11.8 Timing of Clearing by External Reset Input............................................................255
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...