Rev. 1.0, 09/02, page xxvii of xxxiv
Section 21 Power-Down Modes
Figure 21.1 Mode Transition Diagram .......................................................................................478
Figure 21.2 Medium-Speed Mode Transition and Clearance Timing.........................................484
Figure 21.3 Software Standby Mode Application Example .......................................................487
Figure 21.4 Timing of Transition to Hardware Standby Mode...................................................488
Figure 21.5 Timing of Recovery from Hardware Standby Mode ...............................................489
Section 23 Electrical Characteristics
Figure 23.1 Output Load Circuit.................................................................................................548
Figure 23.2 System Clock Timing ..............................................................................................549
Figure 23.3 Oscillation Settling Timing .....................................................................................550
Figure 23.4 Reset Input Timing ..................................................................................................551
Figure 23.5 Interrupt Input Timing .............................................................................................551
Figure 23.6 I/O Port Input/Output Timing..................................................................................555
Figure 23.7 Realtime Input Port Data Input Timing ...................................................................555
Figure 23.8 TPU Input/Output Timing .......................................................................................555
Figure 23.9 TPU Clock Input Timing .........................................................................................556
Figure 23.10 SCK Clock Input Timing.......................................................................................556
Figure 23.11 SCI Input/Output Timing (Clocked Synchronous Mode)......................................556
Figure 23.12 A/D Converter External Trigger Input Timing......................................................556
Figure 23.13 HCAN Input/Output Timing .................................................................................557
Figure 23.14 PPG Output Timing ............................................................................................... 557
Figure 23.15 SSU Timing (Master, CPHS
=
1) ..........................................................................557
Figure 23.16 SSU Timing (Master, CPHS
=
0) ..........................................................................558
Figure 23.17 SSU Timing (Slave, CPHS
=
1) ............................................................................558
Figure 23.18 SSU Timing (Slave, CPHS
=
0) ............................................................................559
Appendix
Figure C.1 FP-100M Package Dimensions.................................................................................564
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...