Rev. 1.0, 09/02, page 86 of 568
Output control
Output control
Mask control
PC break
interrupt
Match signal
Mask control
BARA
BCRA
BARB
BCRB
Comparator
Control
logic
Comparator
Control
logic
Internal address
Access
status
Figure 6.1 Block Diagram of PC Break Controller
6.2 Register
Descriptions
The PC break controller has the following registers.
•
Break address register A (BARA)
•
Break address register B (BARB)
•
Break control register A (BCRA)
•
Break control register B (BCRB)
6.2.1
Break Address Register A (BARA)
BARA is a 32-bit readable/writable register that specifies the channel A break address.
Bit
Bit Name
Initial Value
R/W
Description
31 to 24
−
Undefined
−
Reserved
These bits are read as an undefined value
and cannot be modified.
23 to 0
BAA23 to BAA0
H
′
000000
R/W
These bits set the channel A PC break
address.
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...