Rev. 1.0, 09/02, page xxxii of xxxiv
Table 10.30
PWM Output Registers and Output Pins (cont) .................................................... 211
Table 10.31
Phase Counting Mode Clock Input Pins ............................................................... 214
Table 10.32
Up/Down-Count Conditions in Phase Counting Mode 1...................................... 215
Table 10.33
Up/Down-Count Conditions in Phase Counting Mode 2...................................... 216
Table 10.34
Up/Down-Count Conditions in Phase Counting Mode 3...................................... 217
Table 10.35
Up/Down-Count Conditions in Phase Counting Mode 4...................................... 218
Table 10.36
TPU Interrupts ...................................................................................................... 222
Section 11 8-Bit Timers
Table 11.1
Pin Configuration.................................................................................................. 243
Table 11.2
8-Bit Timer Interrupt Sources ............................................................................... 257
Table 11.3
Timer Output Priorities ......................................................................................... 260
Table 11.4
Switching of Internal Clock and TCNT Operation ............................................... 261
Section 12 Programmable Pulse Generator (PPG)
Table 12.1
Pin Configuration.................................................................................................. 265
Section 13 Watchdog Timer
Table 13.1
WDT Interrupt Source .......................................................................................... 288
Section 14 Serial Communication Interface (SCI)
Table 14.1
Pin Configuration.................................................................................................. 293
Table 14.2
The Relationships between The N Setting in BRR and Bit Rate B ...................... 308
Table 14.3
BRR Settings for Various Bit Rates (Asynchronous Mode) (1) ........................... 309
Table 14.3
BRR Settings for Various Bit Rates (Asynchronous Mode) (2) ........................... 310
Table 14.3
BRR Settings for Various Bit Rates (Asynchronous Mode) (3) ........................... 311
Table 14.4
Maximum Bit Rate for Each Frequency (Asynchronous Mode) .......................... 311
Table 14.5
Maximum Bit Rate with External Clock Input (Asynchronous Mode) ................ 312
Table 14.6
BRR Settings for Various Bit Rates (Clocked Synchronous Mode)..................... 313
Table 14.7
Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) .... 313
Table 14.8
Examples of Bit Rate for Various BRR Settings (Smart Card Interface Mode)
(When n = 0 and S = 372) ..................................................................................... 314
Table 14.9
Maximum Bit Rate at Various Frequencies (Smart Card Interface Mode)
(when S = 372) ..................................................................................................... 314
Table 14.10
Serial Transfer Formats (Asynchronous Mode).................................................... 316
Table 14.11
SSR Status Flags and Receive Data Handling ...................................................... 323
Table 14.12
SCI Interrupt Sources............................................................................................ 351
Table 14.13
SCI Interrupt Sources............................................................................................ 352
Section 15 Hitachi Controller Area Network (HCAN)
Table 15.1
HCAN Pins ........................................................................................................... 357
Table 15.2
Limits for the Settable Value ................................................................................ 387
Table 15.3
Setting Range for TSEG1 and TSEG2 in BCR..................................................... 388
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...