Rev. 1.0, 09/02, page 406 of 568
Figure 16.1 shows a block diagram of the SSU.
SSO
SSCK (External clock)
Module data bus
SSCRH
CEI
SSTRSR
Selector
RXI
SSCRL
SSMR
SSER
SSSR
Control circuit
Clock
φ
φ
/2
φ
/4
φ
/8
φ
/16
φ
/32
φ
/64
φ
/128
φ
/256
Clock
selector
Internal data bus
Bus interface
SSI
Shiftout
Shiftin
OEI
TXI
TEI
[Legend]
SSCRH
SSCRL
SSMR
SSER
SSSR
SSTDR0 to SSTDR3
SSRDR0 to SSRDR3
SSTRSR
: SS control register H
: SS control register L
: SS mode register
: SS enable register
: SS status register
: SS transmit data register
: SS receive data register
: SS transmit/recive shift register
SSRDR 0
SSRDR 1
SSRDR 2
SSRDR 3
SSTDR 0
SSTDR 1
SSTDR 2
SSTDR 3
Figure 16.1 Block Diagram of SSU
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...