Rev. 1.0, 09/03, page 250 of 568
Bit
Bit Name
Initial
Value
R/W
Description
1
0
OS1
OS0
0
0
R/W
R/W
Output Select 1 and 0
These bits specify how the timer output level is to be
changed by a compare-match A of TCORA and
TCNT.
00: No change when compare-match A occurs
01: 0 is output when compare-match A occurs
10: 1 is output when compare-match A occurs
11: Output is inverted when compare-match A occurs
(toggle output)
Note:
*
Only a 0 can be written to this bit, to clear the flag.
•
TCSR_2
Bit
Bit Name
Initial
Value
R/W
Description
7 CMFB
0
R/(W)
*
Compare-Match Flag B
[Setting condition]
When TCNT = TCORB
[Clearing condition]
•
Read CMFB when CMFB = 1, then write 0 in
CMFB
•
DTC is activated by the CMIB interrupt and the
DISEL bit = 0 in MRB of DTC.
6 CMFA
0
R/(W)
*
Compare-match Flag A
[Setting condition]
When TCNT = TCORA
[Clearing condition]
•
Read CMFA when CMFA = 1, then write 0 in
CMFA
•
DTC is activated by the CMIA interrupt and the
DISEL bit = 0 in MRB of DTC.
5 OVF
0
R/(W)
*
Timer Overflow Flag
[Setting condition]
When TCNT overflows from H
′
FF to H
′
00
[Clearing condition]
Read OVF when OVF = 1, then write 0 in OVF
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...