Rev. 1.0, 09/02, page 154 of 568
Bit
Bit Name
Initial Value
R/W
Description
7 PD7PCR
0
R/W
6 PD6PCR
0
R/W
5 PD5PCR
0
R/W
4 PD4PCR
0
R/W
3 PD3PCR
0
R/W
2 PD2PCR
0
R/W
1 PD1PCR
0
R/W
0 PD0PCR
0
R/W
When the pin is in its input state, the input pull-up
MOS of the input pin is on when the corresponding
bit is set to 1.
9.9.5
Port D RealTime Input Data Register (PDRTIDR)
The realtime input port stores the pin states of port D in PDRTIDR using the
IRQ3
pin as the
trigger input. The falling, rising, or both edges of the
IRQ3
pin can be specified as a trigger timing
by bits 7 and 6 in the IRQ sense control register L (ISCRL). For details of this setting, see section
5.3.3, IRQ Sense Control Registers H and L (ISCRH, ISCRL).
Bit
Bit Name
Initial Value
R/W
Description
7 PDRTIDR7
0
R/W
6 PDRTIDR6
0
R/W
5 PDRTIDR5
0
R/W
4 PDRTIDR4
0
R/W
3 PDRTIDR3
0
R/W
2 PDRTIDR2
0
R/W
1 PDRTIDR1
0
R/W
0 PDRTIDR0
0
R/W
Stores pin states using the
IRQ3
pin as a trigger
input.
9.10 Port
F
Port F is an 8-bit I/O port that also has other functions. Port F has the following registers.
•
Port F data direction register (PFDDR)
•
Port F data register (PFDR)
•
Port F register (PORTF)
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...