
Rev. 1.0, 09/02, page 557 of 568
VOL
VOL
φ
HTxD
(transmit data)
HRxD
(receive data)
tHTXD
tHRXS
tHRXH
Figure 23.13 HCAN Input/Output Timing
φ
PO15 to 8
t
POD
Figure 23.14 PPG Output Timing
t
LEAD
t
SUCYC
t
FALL
t
RISE
t
LAG
t
HI
t
H
t
OH
t
LO
t
OD
t
SU
(output)
SSCK (output)
CPOS = 1
SCS (output)
CPOS = 0
SSO (output)
SSI (input)
Figure 23.15 SSU Timing (Master, CPHS
====
1)
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...