Rev. 1.0, 09/02, page 2 of 568
1.2
Internal Block Diagram
PD7
PD6
PD5
PD4
PD3
PD2
PD1
PD0
VCL
VCC
VCC
VCC
VSS
VSS
VSS
PA3/SCK2
PA2/RxD2
PA1/TxD2
PA0
PB7/TIOCB5
PB6/TIOCA5
PB5/TIOCB4
PB4/TIOCA4
PB3/TIOCD3
PB2/TIOCC3
PB1/TIOCB3
PB0/TIOCA3
PC7/
PC6/SSCK1
PC5/SSI1
PC4/SSO1
PC3/
PC2/SSCK0
PC1/SSI0
PC0/SSO0
P97/AN15
P96/ AN14
P95/ AN13
P94/ AN12
P93/ AN11
P92/ AN10
P91/ AN9
P90/ AN8
P47
/AN7
P46
/AN6
P45
/AN5
P44
/AN4
P43
/AN3
P42
/AN2
P41
/AN1
P40
/AN0
HRxD
HTxD
Vref
AVCC
AVSS
P17/PO15/TIOCB2/TCLKD
P16/PO14/TIOCA2/
P15/PO13/TIOCB1/TCLKC
P14/PO12/TIOCA1/
P13/PO11/TIOCD0/TCLKB
P12/PO10/TIOCC0/TCLKA
P11/PO9/TIOCB0
P10/PO8/TIOCA0
PF7/
φ
PF6
PF5
PF4
PF3/
/
PF2
PF1
PF0/
RAM
Interrupt controller
PC break controller
(2 channels)
ROM
(Masked ROM,
flash memory)
TPU
PPG
Port 1
Port 4
Note:
*
The FWE pin is provided only in the flash memory version.
The NC pin is provided only in the masked ROM version.
MD2
MD1
MD0
EXTAL
XTAL
PLLCAP
PLLVSS
FWE/NC
*
NMI
H8S/2600 CPU
DTC
WDT
×
1 channel
TMR
×
4 channels
SCI
×
3 channels
SSU
×
2 channels
HCAN
×
1 channel
A/D converter
Port D
P37
P36
P35/
P34
P33
P32/SCK0/
P31/RxD0
P30/TxD0
P77
P76
P75/TMO3
P74/TMO2
P73/TMO1
P72/TMO0
P71/TMCI23/TMRI23
P70/TMCIO1/TMRIO1
P
L
L
Port 9
P
ort 3
P
ort C
Port B
Bus controller
Internal data bus
Internal address bus
Peripheral data bus
Peripheral address bus
Port F
Port 7
Port A
Clock pulse
generator
Figure 1.1 Internal Block Diagram
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...