Rev. 1.0, 09/02, page
viii
of
xxxvi
2.9 Usage
Note........................................................................................................................ 45
2.9.1
Notes on Using the Bit Operation Instruction...................................................... 45
Section 3 MCU Operating Modes ..................................................................... 47
3.1
Operating Mode Selection ................................................................................................ 47
3.2 Register
Descriptions ........................................................................................................ 47
3.2.1
Mode Control Register (MDCR) ......................................................................... 48
3.2.2
System Control Register (SYSCR) ...................................................................... 49
3.3
Pin Functions in Each Operating Mode ............................................................................ 50
3.4 Address
Map ..................................................................................................................... 51
Section 4 Exception Handling ........................................................................... 53
4.1
Exception Handling Types and Priority ............................................................................ 53
4.2
Exception Sources and Exception Vector Table ............................................................... 53
4.3 Reset
................................................................................................................................. 55
4.3.1
Reset Exception Handling.................................................................................... 55
4.3.2
Interrupts after Reset............................................................................................ 57
4.3.3
State of On-Chip Peripheral Modules after Reset Release................................... 57
4.4 Traces................................................................................................................................ 58
4.5 Interrupts ........................................................................................................................... 58
4.6 Trap
Instruction................................................................................................................. 59
4.7
Stack Status after Exception Handling.............................................................................. 60
4.8 Usage
Note........................................................................................................................ 61
Section 5 Interrupt Controller............................................................................ 63
5.1 Features ............................................................................................................................. 63
5.2 Input/Output
Pins .............................................................................................................. 65
5.3 Register
Descriptions ........................................................................................................ 65
5.3.1
Interrupt Priority Registers A to M (IPRA to IPRM)........................................... 66
5.3.2
IRQ Enable Register (IER) .................................................................................. 67
5.3.3
IRQ Sense Control Registers H and L (ISCRH, ISCRL)..................................... 68
5.3.4
IRQ Status Register (ISR).................................................................................... 70
5.4 Interrupt
Sources............................................................................................................... 71
5.4.1 External
Interrupts ............................................................................................... 71
5.4.2 Internal
Interrupts ................................................................................................ 72
5.5
Interrupt Exception Handling Vector Table...................................................................... 72
5.6
Interrupt Control Modes and Interrupt Operation ............................................................. 76
5.6.1
Interrupt Control Mode 0 ..................................................................................... 76
5.6.2
Interrupt Control Mode 2 ..................................................................................... 78
5.6.3
Interrupt Exception Handling Sequence .............................................................. 79
5.6.4
Interrupt Response Times .................................................................................... 81
5.6.5
DTC Activation by Interrupt................................................................................ 82
5.7 Usage
Notes ...................................................................................................................... 82
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...