Rev. 1.0, 09/02, page 75 of 568
Vector
Address
*
Interrupt
Source
Origin of
Interrupt Source
Vector
Number
Advanced
Mode
IPR
Priority
CMIA_2 92 H
′
0170
IPRL6 to IPRL4
High
8-bit timer
channel 2
CMIB_2 93 H
′
0174
OVI_2 94
H
′
0178
CMIA_3 96 H
′
0180
8-bit timer
channel 3
CMIB_3 97 H
′
0184
OVI_3 98
H
′
0188
HCAN ERS0,
OVR0 104
H
′
01A0
IPRM6 to IPRM4
RM0
105
H
′
01A4
RM1
106
H
′
01A8
SLE0
107
H
′
01AC
SSEr_i0 108
H
′
01B0
IPRM2 to IPRM0
SSU
channel 0
SSRx_i0 109
H
′
01B4
SSTx_i0 110
H
′
01B8
SSU
channel 1
SSERT_i1 111 H
′
01BC
Low
Note:
*
Lower 16 bits of the start address.
Содержание H8S/2627
Страница 22: ...Rev 1 0 09 02 page xx of xxxvi Index 565 ...
Страница 30: ...Rev 1 0 09 02 page xxviii of xxxiv ...
Страница 36: ...Rev 1 0 09 02 page xxxiv of xxxiv Table 23 9 Flash Memory Characteristics 561 ...
Страница 82: ...Rev 1 0 09 02 page 46 of 568 ...
Страница 88: ...Rev 1 0 09 02 page 52 of 568 ...
Страница 98: ...Rev 1 0 09 02 page 62 of 568 ...
Страница 156: ...Rev 1 0 09 02 page 120 of 568 ...
Страница 390: ...Rev 1 0 09 02 page 354 of 568 ...
Страница 480: ...Rev 1 0 09 02 page 444 of 568 ...
Страница 512: ...Rev 1 0 09 02 page 476 of 568 ...
Страница 527: ...Rev 1 0 09 02 page 491 of 568 21 8 5 Writing to MSTPCR MSTPCR should only be written to by the CPU ...
Страница 528: ...Rev 1 0 09 02 page 492 of 568 ...
Страница 580: ...Rev 1 0 09 02 page 544 of 568 ...