UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
512 of 515
continued >>
NXP Semiconductors
UM11029
Chapter 32: Supplementary information
Interrupt Enable Set and read register . . . . . 343
Interrupt Enable Clear register . . . . . . . . . . . 344
Time-out value register . . . . . . . . . . . . . . . . . 345
Clock Divider register . . . . . . . . . . . . . . . . . . 346
Interrupt Status register . . . . . . . . . . . . . . . . 347
Master Control register . . . . . . . . . . . . . . . . . 347
Master Time . . . . . . . . . . . . . . . . . . . . . . . . . 348
19.6.10 Master Data register . . . . . . . . . . . . . . . . . . . 350
19.6.11
Slave Control register . . . . . . . . . . . . . . . . . . 351
19.6.12 Slave Data register . . . . . . . . . . . . . . . . . . . . 351
19.6.13 Slave Address registers . . . . . . . . . . . . . . . . 352
19.6.14 Slave address Qualifier 0 register . . . . . . . . 352
19.6.15 Monitor data register . . . . . . . . . . . . . . . . . . 353
Functional description . . . . . . . . . . . . . . . . . 354
Bus rates and timing considerations . . . . . . 354
19.7.1.1 Rate calculations . . . . . . . . . . . . . . . . . . . . . 354
19.7.2
Time-out . . . . . . . . . . . . . . . . . . . . . . . . . . . . 355
Ten-bit addressing . . . . . . . . . . . . . . . . . . . . 355
Clocking and power considerations . . . . . . . 356
lnterrupt handling . . . . . . . . . . . . . . . . . . . . . 356
DMA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 356
Chapter 20: LPC84x Standard counter/timer (CTIMER)
How to read this chapter . . . . . . . . . . . . . . . . 357
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 357
Basic configuration . . . . . . . . . . . . . . . . . . . . 357
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . 358
General description . . . . . . . . . . . . . . . . . . . . 358
Capture inputs . . . . . . . . . . . . . . . . . . . . . . . 358
Match outputs . . . . . . . . . . . . . . . . . . . . . . . . 358
Architecture . . . . . . . . . . . . . . . . . . . . . . . . . 358
Pin description . . . . . . . . . . . . . . . . . . . . . . . . 360
Multiple CAP and MAT pins . . . . . . . . . . . . . 360
Register description . . . . . . . . . . . . . . . . . . . 361
Interrupt Register . . . . . . . . . . . . . . . . . . . . . 363
Timer Control Register . . . . . . . . . . . . . . . . . 363
Timer Counter register . . . . . . . . . . . . . . . . . 363
Prescale register . . . . . . . . . . . . . . . . . . . . . 364
. . . . . . . . . . . . . . 364
Match Control Register . . . . . . . . . . . . . . . . 364
Match Registers . . . . . . . . . . . . . . . . . . . . . . 365
. . . . . . . . . . . . . . 365
Capture Registers . . . . . . . . . . . . . . . . . . . . 366
20.7.10 External Match Register. . . . . . . . . . . . . . . . 366
20.7.11
Count Control Register . . . . . . . . . . . . . . . . 368
20.7.12 PWM Control Register . . . . . . . . . . . . . . . . 369
20.7.13 Match Shadow Registers . . . . . . . . . . . . . . 370
Functional description . . . . . . . . . . . . . . . . . 371
Rules for single edge controlled PWM outputs . .
371
DMA operation . . . . . . . . . . . . . . . . . . . . . . . 372
Chapter 21: LPC84x SCTimer/PWM
How to read this chapter . . . . . . . . . . . . . . . . 373
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 373
Basic configuration . . . . . . . . . . . . . . . . . . . . 374
Pin description . . . . . . . . . . . . . . . . . . . . . . . . 375
General description . . . . . . . . . . . . . . . . . . . . 376
Register description . . . . . . . . . . . . . . . . . . . 378
Register functional grouping. . . . . . . . . . . . . 381
21.6.1.5 Event select registers for setting or clearing the
outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 384
21.6.1.6 Event select registers for capturing a counter
value . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 384
21.6.1.7 Event select register for initiating DMA transfers .
and outputs by software . . . . . . . . . . . . . . . . 384
configuration register. . . . . . 385
register . . . . . . . . . . 386
SCTimer/PWM limit event select register. . . 388
SCTimer/PWM halt event select register . . . 389
SCTimer/PWM stop event select register . . 389
SCTimer/PWM start event select register . . 390
register . . . . . . . . . . 391
register . . . . . . . . . . . . 391
21.6.10 SCTimer/PWM input register . . . . . . . . . . . . 392
21.6.11
SCTimer/PWM match/capture mode register 393
register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 394
21.6.14 SCTimer/PWM conflict resolution register . . 395
21.6.15 SCTimer/PWM DMA request 0 and 1 registers . .