UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
496 of 515
NXP Semiconductors
UM11029
Chapter 32: Supplementary information
(FMSSTART, 0x4004 0020) bit description. . . .62
Table 104. Flash Module Signature Stop register
(FMSSTOP, 0x4004 0024) bit description . . . .62
Table 105. FMSW0 register bit description (FMSW0,
address: 0x4004 002C) . . . . . . . . . . . . . . . . . .62
Table 106. Flash module signature status register (FMSTAT,
offset 0x0FE0) bit description . . . . . . . . . . . . . .63
Table 107. Flash module signature status clear register
(FMSTATCLR, offset 0x0FE8) bit description. .63
Table 108. Connection of interrupt sources to the NVIC . .66
Table 109. Register overview: NVIC (base address 0xE000
E000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .69
Table 110. Interrupt Set Enable Register 0 register (ISER0,
address 0xE000 E100) bit description . . . . . .70
Table 111. Interrupt clear enable register 0 (ICER0, address
0xE000 E180) . . . . . . . . . . . . . . . . . . . . . . . . .71
Table 112. Interrupt set pending register 0 register (ISPR0,
address 0xE000 E200) bit description . . . . . . .72
Table 113. Interrupt clear pending register 0 register (ICPR0,
address 0xE000 E280) bit description . . . . . . .73
Table 114. Interrupt Active Bit Register 0 (IABR0, address
0xE000 E300) bit description . . . . . . . . . . . . .74
Table 115. Interrupt Priority Register 0 (IPR0, address
0xE000 E400) bit description . . . . . . . . . . . . . .75
Table 116. Interrupt Priority Register 1 (IPR1, address
0xE000 E404) bit description . . . . . . . . . . . . .75
Table 117. Interrupt Priority Register 2 (IPR2, address
0xE000 E408) bit description . . . . . . . . . . . . . .76
Table 118. Interrupt Priority Register 3 (IPR3, address
0xE000 E40C) bit description . . . . . . . . . . . . . .76
Table 119. Interrupt Priority Register 4 (IPR4, address
0xE000 E410) bit description . . . . . . . . . . . . . .77
Table 120. Interrupt Priority Register 5 (IPR5, address
0xE000 E414) bit description . . . . . . . . . . . . . .77
Table 121. Interrupt Priority Register 6 (IPR6, address
0xE000 E418) bit description . . . . . . . . . . . . . .77
Table 122. Interrupt Priority Register 7 (IPR7, address
0xE000 E41C) bit description . . . . . . . . . . . . . .78
Table 123. SYSCON pin description . . . . . . . . . . . . . . . . .82
Table 124. Clocking diagram signal name descriptions . .85
Table 125. Register overview: System configuration (base
address 0x4004 8000) . . . . . . . . . . . . . . . . . .86
Table 126. System memory remap register
Table 127. System PLL control register (SYSPLLCTRL,
address 0x4004 8008) bit description . . . . . . .90
Table 128. System PLL status register (SYSPLLSTAT,
address 0x4004 800C) bit description . . . . . . .90
Table 129. System oscillator control register
Table 130. Watchdog oscillator control register
Table 131. FRO oscillator control register (FROOSCCTRL,
address 0x4004 8028) bit description. . . . . . . .92
Table 132. FRO direct clock source update enable register
Table 133. System reset status register (SYSRSTSTAT,
address 0x4004 8038) bit description . . . . . . . 93
Table 134. System PLL clock source select register
Table 135. System PLL clock source update enable register
Table 136. Main clock source select register
Table 137. Main clock source update enable register
Table 138. Main clock source select register (MAINCLKSEL,
address 0x4004 8050) bit description . . . . . . . 95
Table 139. Main clock source update enable register
Table 140. System clock divider register (SYSAHBCLKDIV,
address 0x4004 80578) bit description . . . . . . 95
Table 141. ADC clock source select register (ADCCLKSEL,
address 0x4004 8064) bit description . . . . . . . 96
Table 142. ADC clock divider register (ADCCLKDIV, address
0x4004 8068) bit description . . . . . . . . . . . . . . 96
Table 143. SCT clock source select register (SCTCLKSEL,
address 0x4004 806C) bit description . . . . . . . 96
Table 144. SCT clock divider register (SCTCLKDIV, address
0x4004 8070) bit description . . . . . . . . . . . . . . 97
Table 145. External clock source select register
Table 146. System clock control 0 register
Table 147. System clock control 1 register
Table 148. Peripheral reset control 0 register
Table 149. Peripheral reset control 1 register
Table 150. Peripheral clock source select registers . . . . 104
Table 151. Fractional generator 0 divider value register
(FRG0DIV, address 0x4004 80D0) bit description
105
Table 152. Fractional generator 0 multiplier value register
Table 153. FRG0 clock source select register