UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
509 of 515
continued >>
NXP Semiconductors
UM11029
Chapter 32: Supplementary information
PIO1_21 register . . . . . . . . . . . . . . . . . . . . . 202
PIO1_11 register. . . . . . . . . . . . . . . . . . . . . . 203
PIO1_10 register . . . . . . . . . . . . . . . . . . . . . 204
Chapter 12: LPC84x General Purpose I/O (GPIO)
How to read this chapter . . . . . . . . . . . . . . . . 206
Basic configuration . . . . . . . . . . . . . . . . . . . . 206
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 206
General description . . . . . . . . . . . . . . . . . . . . 206
Register description . . . . . . . . . . . . . . . . . . . 206
GPIO port byte pin registers . . . . . . . . . . . . . 207
GPIO port word pin registers . . . . . . . . . . . . 208
GPIO port direction registers . . . . . . . . . . . . 208
GPIO port mask registers . . . . . . . . . . . . . . . 209
GPIO port pin registers. . . . . . . . . . . . . . . . . 209
GPIO masked port pin registers . . . . . . . . . . 209
GPIO port set registers. . . . . . . . . . . . . . . . . 210
GPIO port clear registers . . . . . . . . . . . . . . . 210
toggle registers . . . . . . . . . . . . . . 210
12.5.10 GPIO port direction set registers . . . . . . . . . . 211
12.5.11
GPIO port direction clear registers. . . . . . . . . 211
12.5.12 GPIO port direction toggle registers. . . . . . . . 211
Functional description . . . . . . . . . . . . . . . . . . 211
Reading pin state . . . . . . . . . . . . . . . . . . . . . . 211
GPIO output . . . . . . . . . . . . . . . . . . . . . . . . . 212
Masked I/O. . . . . . . . . . . . . . . . . . . . . . . . . . 212
GPIO direction . . . . . . . . . . . . . . . . . . . . . . . 213
Recommended practices . . . . . . . . . . . . . . . 213
Chapter 13: LPC84x Pin interrupts/pattern match engine
How to read this chapter . . . . . . . . . . . . . . . . 214
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 214
Basic configuration . . . . . . . . . . . . . . . . . . . . 214
Pin description . . . . . . . . . . . . . . . . . . . . . . . . 215
General description . . . . . . . . . . . . . . . . . . . . 215
Pin interrupts. . . . . . . . . . . . . . . . . . . . . . . . . 216
Pattern match engine . . . . . . . . . . . . . . . . . . 216
13.5.2.1 Inputs and outputs of the pattern match engine . .
13.5.2.2 Boolean expressions . . . . . . . . . . . . . . . . . . 219
Register description . . . . . . . . . . . . . . . . . . . 220
Pin interrupt mode register . . . . . . . . . . . . . . 220
Pin interrupt rising edge register . . . . . . . . . 223
Pin interrupt falling edge register . . . . . . . . . 224
13.6.10 Pin interrupt status register . . . . . . . . . . . . . 224
13.6.11
Pattern Match Interrupt Control Register . . . 224
13.6.12 Pattern Match Interrupt Bit-Slice Source register.
13.6.13 Pattern Match Interrupt Bit Slice Configuration
register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 229
Functional description . . . . . . . . . . . . . . . . . 235
Pin interrupts . . . . . . . . . . . . . . . . . . . . . . . . 235
Pattern Match engine example . . . . . . . . . . 236
Pattern match engine edge detect examples 237
Chapter 14: LPC84x Input multiplexing and DMA trigger multiplexing (INPUT MUX, DMA
TRIGMUX)
How to read this chapter . . . . . . . . . . . . . . . . 239
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 239
Basic configuration . . . . . . . . . . . . . . . . . . . . 239
Pin description . . . . . . . . . . . . . . . . . . . . . . . . 239
General description . . . . . . . . . . . . . . . . . . . . 239
SCT input multiplexing . . . . . . . . . . . . . . . . . 240
DMA trigger input multiplexing . . . . . . . . . . . 240
Register description . . . . . . . . . . . . . . . . . . . 241
DMA trigger input mux input registers 0 to 1 242