UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
243 of 515
NXP Semiconductors
UM11029
Chapter 14: LPC84x Input multiplexing and DMA trigger multiplexing
By default, none of the triggers are selected.
14.6.2 SCT input mux registers 0 to 3
With the SCT0 Input mux registers you can select one input source for each SCT input
from 10 external and internal sources.
The output of SCT Input mux register 0 selects the source for SCT0 input 0, the output of
SCT0 Input mux register 1 selects the source for SCT0 input 1, and so forth up to SCT0
Input mux register 3, which selects the input for SCT0 input 3.
The value to be programmed in this register is the input number ranging from 0 for pin
function SCT_IN0 to 9 for the DEBUG_HALTED signal from the ARM CoreSight debug
signal.
Inputs 0 to 3 are connected to external pins through the switch matrix.
14.6.3 DMA input trigger input mux registers 0 to 24
With the DMA input trigger input mux registers you can select one trigger input for each of
the 25 DMA channels from multiple internal sources.
By default, none of the triggers are selected.
Table 285. DMA input trigger input mux input registers 0 to 1 (DMA_INMUX_INMUX[0:1],
address 0x4002 C000 (DMA_INMUX_INMUX0) to 0x4002 C004
(DMA_INMUX_INMUX1)) bit description
Bit
Symbol
Description
Reset value
4:0
INP
DMA trigger output number (decimal value) for DMA
channel n (n = 0 to 24).
0x1F
31:5
-
Reserved.
-
Table 286. SCT input mux registers 0 to 3 (SCT0_INMUX[0:3], address 0x4002 C020
(SCT0_INMUX0) to 0x4002 C02C (SCT0_INMUX3)) bit description
Bit
Symbol
Value
Description
Reset
value
3:0
INP_N
Input number (decimal value) to SCT0 inputs 0 to 3.
0x0F
0x0
SCT_PIN0. Assign to pin using the switch matrix.
0x1
SCT_PIN1. Assign to pin using the switch matrix.
0x2
SCT_PIN2. Assign to pin using the switch matrix.
0x3
SCT_PIN3. Assign to pin using the switch matrix.
0x4
ADC_THCMP_IRQ
0x5
ACMP_O
0x6
T0_MAT2
0x7
GPIOINT_BMATCH
0x8
ARM_TXEV
0x9
DEBUG_HALTED
31:4
-
Reserved.
-