![NXP Semiconductors LPC84x User Manual Download Page 242](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742242.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
242 of 515
NXP Semiconductors
UM11029
Chapter 14: LPC84x Input multiplexing and DMA trigger multiplexing
14.6.1 DMA trigger input mux input registers 0 to 1
This register provides a multiplexer for inputs 11 to 12 of each DMA trigger input mux
register DMA_ITRIG_INMUX. These inputs can be selected from the 25 trigger outputs
generated by the DMA (one trigger output per channel).
DMA_ITRIG_INMUX11 R/W
0x06C
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 11. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX12 R/W
0x070
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 12. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX13 R/W
0x074
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 13. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX14 R/W
0x078
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 14. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX15 R/W
0x07C
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 15. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX16 R/W
0x080
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 16. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX17 R/W
0x084
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 17. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX18 R/W
0x088
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 18. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32,and DMA requests.
0x0F
DMA_ITRIG_INMUX19 R/W
0x08C
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 19. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX20 R/W
0x090
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 20. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX21 R/W
0x094
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 21. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX22 R/W
0x098
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 22. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX23 R/W
0x09C
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 23. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests.
0x0F
DMA_ITRIG_INMUX24 R/W
0x0A0
Input mux register for trigger inputs 0 to 12 connected to
DMA channel 24. Selects from ADC, SCT, ACMP, pin
interrupts, CTIMER32, and DMA requests
0x0F
Table 284. Register overview: Input multiplexing (base address 0x4002 C000)
…continued
Name
Access
Offset
Description
Reset
value
Reference