![NXP Semiconductors LPC84x User Manual Download Page 244](http://html.mh-extra.com/html/nxp-semiconductors/lpc84x/lpc84x_user-manual_1721742244.webp)
UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
244 of 515
NXP Semiconductors
UM11029
Chapter 14: LPC84x Input multiplexing and DMA trigger multiplexing
Table 287. DMA input trigger Input mux registers 0 to 24 (DMA_ITRIG_INMUX[0:24], address
0x4002 C040 (DMA_ITRIG_INMUX0) to 0x4002 C0A0 (DMA_ITRIG_INMUX24)) bit
description
Bit
Symbol
Value
Description
Reset
value
3:0
INP
Trigger input number (decimal value) for DMA channel
n (n = 0 to 12). All other values are reserved.
0x0F
0x0
ADC_SEQA_IRQ
0x1
ADC_SEQB_IRQ
0x2
SCT_DMA0
0x3
SCT_DMA1
0x4
ACMP_O
0x5
PININT4
0x6
PININT5
0x7
PININT6
0x8
PININT7
0x9
T0_DMAREQ_M0
0xA
T0_DMAREQ_M1
0xB
DMA trigger mux 0. (DMA_INMUX_INMUX0)
0xC
DMA trigger mux 1. (DMA_INMUX_INMUX1)
31:4
-
Reserved.
-