UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
502 of 515
NXP Semiconductors
UM11029
Chapter 32: Supplementary information
Table 395. SCTimer/PWM match/capture mode register
(REGMODE, offset 0x04C) bit description . . .393
Table 396. SCTimer/PWM output register (OUTPUT, offset
0x050) bit description . . . . . . . . . . . . . . . . . . .394
Table 397. SCTimer/PWM bidirectional output control
Table 398. SCTimer/PWM conflict resolution register (RES,
offset 0x058) bit description . . . . . . . . . . . . .395
Table 399. SCTimer/PWM DMA 0 request register
(DMAREQ0, offset 0x05C) bit description . . .397
Table 400. SCTimer/PWM DMA 1 request register
(DMAREQ1, offset 0x060) bit description. . . .397
Table 401. SCTimer/PWM event interrupt enable register
(EVEN, offset 0x0F0) bit description. . . . . . . .397
Table 402. SCTimer/PWM event flag register (EVFLAG,
offset 0x0F4) bit description . . . . . . . . . . . . . .398
Table 403. SCTimer/PWM conflict interrupt enable register
(CONEN, offset 0x0F8) bit description . . . . . .398
Table 404. SCTimer/PWM conflict flag register (CONFLAG,
offset 0x0FC) bit description . . . . . . . . . . . . . .398
Table 405. SCTimer/PWM match registers 0 to 7
(MATCH[0:7], offset 0x100 (MATCH0) to 0x11C
(MATCH7)) bit description (REGMODEn bit = 0) .
399
Table 406. SCTimer/PWM capture registers 0 to 7 (CAP[0:7],
offset 0x100 (CAP0) to 0x11C (CAP7)) bit
description (REGMODEn bit = 1) . . . . . . . . . .399
Table 407. SCTimer/PWM match reload registers 0 to 7
Table 408. SCTimer/PWM capture control registers 0 to 7
Table 409. SCTimer/PWM event state mask registers 0 to 7
(EV[0:7]_STATE, offset 0x300 (EV0_STATE) to
0x338 (EV7_STATE)) bit description . . . . . . .401
Table 410. SCTimer/PWM event control register 0 to 7
(EV[0:7]_CTRL, offset 0x304 (EV0_CTRL) to
0x33C (EV7_CTRL)) bit description . . . . . . . .401
Table 411. SCTimer/PWM output set register
(OUT[0:6]_SET, offset 0x500 (OUT0_SET) to
0x530 (OUT6_SET) bit description. . . . . . . . .403
Table 412. SCTimer/PWM output clear register
(OUT[0:6]_CLR, offset 0x504 (OUT0_CLR) to
0x534 (OUT6_CLR)) bit description . . . . . . . .403
Table 413. Event conditions . . . . . . . . . . . . . . . . . . . . . .407
Table 414. SCTimer/PWM configuration example. . . . . .412
Table 415. Register overview: Watchdog timer (base
address 0x4000 0000) . . . . . . . . . . . . . . . . . .418
Table 416. Watchdog mode register (MOD, 0x4000 0000) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .418
0004) bit description . . . . . . . . . . . . . . . . . . . .420
Table 419. Watchdog Feed register (FEED, 0x4000 0008) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 421
Table 420. Watchdog Timer Value register (TV, 0x4000
000C) bit description . . . . . . . . . . . . . . . . . . . 421
Table 421. Watchdog Timer Warning Interrupt register
(WARNINT, 0x4000 0014) bit description . . . 421
Table 422. Watchdog Timer Window register (WINDOW,
0x4000 0018) bit description . . . . . . . . . . . . . 422
Table 423. Register overview: WKT (base address 0x4000
8000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 425
Table 424. Control register (CTRL, address 0x4000 8000) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 425
Table 425. Counter register (COUNT, address 0x4000 800C)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 426
Table 426. Register overview: MRT (base address 0x4000
4000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 430
Table 427. Time interval register (INTVAL[0:3], address
0x4000 4000 (INTVAL0) to 0x4000 4030
(INTVAL3)) bit description . . . . . . . . . . . . . . . 431
Table 428. Timer register (TIMER[0:3], address 0x4000 4004
Table 429. Control register (CTRL[0:3], address 0x4000
Table 430. Status register (STAT[0:3], address 0x4000 400C
(STAT0) to 0x4000 403C (STAT3)) bit description
432
Table 431. Idle channel register (IDLE_CH, address 0x4000
40F4) bit description . . . . . . . . . . . . . . . . . . . 433
Table 432. Global interrupt flag register (IRQ_FLAG, address
0x4000 40F8) bit description . . . . . . . . . . . . . 433
Table 433. Register overview: SysTick timer (base address
0xE000 E000) . . . . . . . . . . . . . . . . . . . . . . . . 435
Table 434. SysTick Timer Control and status register
(SYST_CSR, 0xE000 E010) bit description. . 436
Table 435. System Timer Reload value register
(SYST_RVR, 0xE000 E014) bit description. . 436
Table 436. System Timer Current value register
(SYST_CVR, 0xE000 E018) bit description. . 436
Table 437. System Timer Calibration value register
(SYST_CALIB, 0xE000 E01C) bit description 437
Table 438. Pinout summary . . . . . . . . . . . . . . . . . . . . . . 438
Table 439. ADC hardware trigger inputs. . . . . . . . . . . . . 441
Table 440. ADC supply and reference voltage pins . . . . 442
Table 441. ADC pin description . . . . . . . . . . . . . . . . . . . 442
Table 442. Register overview : ADC (base address 0x4001
C000 ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 444
Table 443. A/D Control Register (CTRL, addresses 0x4001
C000) bit description . . . . . . . . . . . . . . . . . . . 446
Table 444. A/D Conversion Sequence A Control Register
Table 445. A/D Conversion Sequence A Control Register