UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
262 of 515
NXP Semiconductors
UM11029
Chapter 16: LPC84x DMA controller
16.3.4 DMA in sleep mode
The DMA can operate and access all SRAM blocks in sleep mode.
16.4 Pin description
The DMA controller has no configurable pins.
13
SPI1_TX_DMA
DMA_ITRIG_INMUX13
14
I2C0_SLV_DMA
DMA_ITRIG_INMUX14
15
I2C0_MST_DMA
DMA_ITRIG_INMUX15
16
I2C1_SLV_DMA
DMA_ITRIG_INMUX16
17
I2C1_MST_DMA
DMA_ITRIG_INMUX17
18
I2C2_SLV_DMA
DMA_ITRIG_INMUX18
19
I2C2_MST_DMA
DMA_ITRIG_INMUX19
20
I2C3_SLV_DMA
DMA_ITRIG_INMUX20
21
I2C3_MST_DMA
DMA_ITRIG_INMUX21
22
DAC0_DMAREQ
DMA_ITRIG_INMUX22
23
DAC1_DMAREQ
DMA_ITRIG_INMUX23
Table 295. DMA requests
DMA channel #
Request input
DMA trigger multiplexer