UM11029
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
User manual
Rev. 1.0 — 16 June 2017
370 of 515
NXP Semiconductors
UM11029
Chapter 20: LPC84x Standard counter/timer (CTIMER)
20.7.13 Match Shadow Registers
The Match Shadow registers contain the values that the corresponding Match Registers
are (optionally) reloaded with at the start of each new counter cycle. Typically, the match
that causes the counter to be reset (and instigates the match reload) will also be
programmed to generate an interrupt or DMA request. Software or the DMA engine will
then have one full counter cycle to modify the contents of the Match Shadow Register(s)
before the next reload occurs.
3
PWMEN3
PWM mode enable for channel3.
Note:
It is recommended to use match channel
3 to set the PWM cycle.
0
0
Match. CTIMER_MAT3 is controlled by EM3.
1
PWM. PWM mode is enabled for CTIMER_MAT3.
31:4
-
-
Reserved. Read value is undefined, only zero should be written.
-
Table 382. PWM Control Register (PWMC, offset 0x74)) bit description
Bit
Symbol
Value
Description
Reset value
Table 383. Match shadow registers (MSR[0:3], offset [0x78:0x84]) bit description
Bit
Symbol
Description
Reset value
31:0
SHADOW
Timer counter match shadow value.
0x0