MC96F6432
June 22, 2018 Ver. 2.9
265
USI1CR3 (USI1 Control Register 3: For UART, SPI, and I2C mode) : EBH
7
6
5
4
3
2
1
0
MASTER1
LOOPS1
DISSCK1
USI1SSEN
FXCH1
USI1SB
USI1TX8
USI1RX8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
Initial value : 00H
MASTER1
Selects master or slave in SPI and synchronous mode operation and
controls the direction of SCK1 pin
0
Slave mode operation (External clock for SCK1).
1
Master mode operation(Internal clock for SCK1).
LOOPS1
Controls the loop back mode of USI1 for test mode (only UART and SPI
mode)
0
Normal operation
1
Loop Back mode
DISSCK1
In synchronous mode of operation, selects the waveform of SCK1 output
0
ACK is free-running while UART is enabled in synchronous
master mode
1
ACK is active while any frame is on transferring
USI1SSEN
This bit controls the SS1 pin operation (only SPI mode)
0
Disable
1
Enable (The SS1 pin should be a normal input)
FXCH1
SPI port function exchange control bit (only SPI mode)
0
No effect
1
Exchange MOSI1 and MISO1 function
USI1SB
Selects the length of stop bit in asynchronous or synchronous mode of
operation.
0
1 Stop Bit
1
2 Stop Bit
USI1TX8
The ninth bit of data frame in asynchronous or synchronous mode of
operation. Write this bit first before loading the USI1DR register
0
MSB (9
th
bit) to be transmitted is
‘0’
1
MSB (9
th
bit) to be transmitted is
‘1’
USI1RX8
The ninth bit of data frame in asynchronous or synchronous mode of
operation. Read this bit first before reading the receive buffer (only UART
mode).
0
MSB (9
th
bit) received is
‘0’
1
MSB (9
th
bit) received is
‘1’
Summary of Contents for MC96F6432 Series
Page 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Page 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Page 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Page 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Page 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...