DeltaIL1
DeltaUL1
DeltaIL2
DeltaUL2
DeltaIL3
DeltaUL3
STDIL1
STDIL2
STDIL3
STDI
STDU
STDUL1
STDUL2
STDUL3
IEC12000165-1-en.vsd
intBlock
OR
OR
20 ms
20 ms
OR
t
20 ms
t
20 ms
t
20 ms
AND
AND
AND
AND
AND
AND
AND
AND
t
20 ms
t
20 ms
t
20 ms
t
20 ms
t
t
IEC12000165 V1 EN
Figure 291:
Internal signals DeltaU or DeltaI and the corresponding output
signals
13.2.7.3
Dead line detection
A simplified diagram for the functionality is found in figure
condition is indicated if both the voltage and the current in one phase is below their
respective setting values
UDLD<
and
IDLD<
. If at least one phase is considered to be
dead the output DLD1PH and the internal signal DeadLineDet1Ph is activated. If all
three phases are considered to be dead the output DLD3PH is activated
1MRK502052-UEN B
Section 13
Secondary system supervision
615
Technical manual
Summary of Contents for Relion REG670
Page 1: ...Relion 670 series Generator protection REG670 2 0 IEC Technical manual ...
Page 2: ......
Page 44: ...38 ...
Page 58: ...52 ...
Page 80: ...74 ...
Page 106: ...100 ...
Page 482: ...476 ...
Page 548: ...542 ...
Page 570: ...564 ...
Page 600: ...594 ...
Page 608: ...602 ...
Page 630: ...624 ...
Page 862: ...856 ...
Page 1094: ...1088 ...
Page 1226: ...1220 ...
Page 1250: ...1244 ...
Page 1297: ...1291 ...